Part Number Hot Search : 
ICL7611 PH3075L 11200 07M00 SCG015 NA100 L1619 27C51
Product Description
Full Text Search
 

To Download WM8750CLSEFL Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  w wm8750l stereo codec for portable audio applications wolfson microelectronics plc t o receive regular email updates, sign up at http://www.wolfsonmicro.com/ enews production data, august 2012, rev 4.4 copyright ? 2012 wolfson microelectronics plc description the wm8750l is a low power, high quality stereo codec designed for portable digi tal audio applications. the device integrates complete interfaces to stereo or mono microphones and a stereo headphone. external component requirements are drastically reduced as no separate microphone or headphone amplifiers are required. advanced on-chip digital signal processing performs graphic equaliser, 3-d sound enhancement and automatic level control for the microphone or line input. the wm8750l can operate as a master or a slave, with various master clock frequencies including 12 or 24mhz for usb devices, or standard 256fs rates like 12.288mhz and 24.576mhz. different audio sample rates such as 96khz, 48khz, 44.1khz are generated directly from the master clock without the need for an external pll. the wm8750l operates at supply voltages down to 1.8v, although the digital core can operate at voltages down to 1.42v to save power, and the maximum for all supplies is 3.6 volts. different sections of the chip can also be powered down under software control. the wm8750l is supplied in a very small and thin 5x5mm qfn package, ideal for use in hand-held and portable systems. features ? dac snr 98db (?a? weighted) , thd -84db at 48khz, 3.3v ? adc snr 95db (?a? weighted) , thd -82db at 48khz, 3.3v ? complete stereo / mono microphone interface - programmable alc / noise gate ? on-chip 400mw btl speaker driver (mono) ? on-chip headphone driver - >40mw output power on 16 ? / 3.3v - thd ?80db at 20mw, snr 90db with 16 ? load - no dc blocking capacitors required (capless mode) ? separately mixed mono output ? digital graphic equaliser ? low power - 7mw stereo playback (1.8v / 1.5v supplies) - 14mw record & playback (1.8v / 1.5v supplies) ? low supply voltages - analogue 1.8v to 3.6v - digital core: 1.42v to 3.6v - digital i/o: 1.8v to 3.6v ? 256fs / 384fs or usb master clock rates: 12mhz, 24mhz ? audio sample rates: 8, 11.025, 16, 22.05, 24, 32, 44.1, 48, 88.2, 96khz generated internally from master clock ? 5x5x0.9mm qfn package applications ? mp3 player / recorder ? aac/wma/multi-format player / recorder ? minidisc player / recorder ? portable digital music systems block diagram linsel analogue mono mix control interface csb sdin sclk mode micbias w wm8750l dcvdd dbvdd dgnd lmixsel dac rout1vol lout1vol monovol lout1 rout1 monoout (phone tx) lout2 rout2 vref avdd agnd vmid 50k 50k hpvdd hpgnd dac audio interface adcdat adclrc bclk mclk dacdat daclrc digital filters volume digital mono mix 3d enhance adc adc digital filters graphic equaliser bass boost clock circuitry linput3 linput2 linput1 li2lo ri2lo li2ro ri2ro li2mo ri2mo ld2lo rd2lo ld2mo rd2mo ld2ro rd2ro left mixer right mixer mono mixer rout2vol lout2vol -1 rout2 inv out3 vref rout1 monoout -1 l - (-r) = l+r pga + mic boost m u x m u x diff. input l1-r1 or l2-r2 dc measurement rinsel rmixsel rinput3/ hpdetect rinput2 rinput1 pga + mic boost m u x m u x dc measurement m u x -6db
wm8750l production data w pd, rev 4.4, august 2012 2 table of contents descript ion ....................................................................................................... 1 ? featur es ............................................................................................................ 1 ? applications ..................................................................................................... 1 ? block diag ram ................................................................................................ 1 ? table of co ntents ......................................................................................... 2 ? pin config uration .......................................................................................... 4 ? ordering info rmation .................................................................................. 4 ? pin descri ption ................................................................................................ 5 ? absolute maximu m ratings ........................................................................ 6 ? recommended operation condit ions ..................................................... 6 ? electrical charact eristics ..................................................................... 7 ? output pga?s linearity ........................................................................................... 9 ? headphone output t hd versus power .......................................................... 10 ? speaker thd and noise versus power ........................................................... 11 ? power consum ption .................................................................................... 12 ? signal timing re quiremen ts .................................................................... 13 ? system clock timing .............................................................................................. 13 ? audio interface timing ? master mode .......................................................... 13 ? audio interface timi ng ? slave mode .............................................................. 14 ? control interface timing ? 3-wire mode ....................................................... 15 ? control interface timing ? 2-wire mode ....................................................... 16 ? internal power on reset ci rcuit .......................................................... 17 ? device des cription ...................................................................................... 18 ? introduction ............................................................................................................ 18 ? input signal path .................................................................................................... 18 ? automatic level co ntrol (alc) ......................................................................... 25 ? output signal path ................................................................................................ 29 ? analogue outputs ................................................................................................. 34 ? enabling the outputs ........................................................................................... 36 ? headphone switch .................................................................................................. 37 ? thermal shutdown ................................................................................................ 38 ? headphone output ................................................................................................. 38 ? digital audio interface ........................................................................................ 40 ? audio interfac e control .................................................................................... 44 ? clocking and sample rates ................................................................................ 47 ? control interface ................................................................................................. 49 ? power supplies ....................................................................................................... 50 ? power management ............................................................................................... 51 ? register map .................................................................................................. 54 ? digital filter characteristics .............................................................. 55 ? terminology ............................................................................................................. 55 ? dac filter responses ........................................................................................... 56 ? adc filter responses ........................................................................................... 57 ? de-emphasis filte r responses .......................................................................... 58 ? highpass filter ....................................................................................................... 59 ? applications in formation ........................................................................ 60 ? recommended external components ............................................................ 60 ? line input configuration ..................................................................................... 61 ?
production data wm8750l w pd, rev 4.4, august 2012 3 microphone input co nfiguration .................................................................... 61 ? minimising pop noise at the analogue outputs .......................................... 62 ? power management examples ........................................................................... 62 ? package dime nsions .................................................................................... 63 ? important no tice ......................................................................................... 64 ? address ...................................................................................................................... 64? revision hi story ........................................................................................... 65 ?
wm8750l production data w pd, rev 4.4, august 2012 4 pin configuration 1 2 3 4 5 6 7 8 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 25 26 27 28 29 30 31 32 dacdat bclk dcvdd dgnd dbvdd mclk daclrc out3 avdd vmid agnd vref micbias rinput3 / hpdetect hpgnd adclrc monoout hpvdd rout1 lout1 rout2 lout2 adcdat csb mode linput2 linput1 rinput1 rinput2 linput3 sdin sclk ordering information order code temperature range package moisture sensitivity level peak soldering temperature WM8750CLSEFL -25 ? c to +85 ? c 32-lead qfn (5x5x0.9mm) (pb-free) msl1 260 o c WM8750CLSEFL/r -25 ? c to +85 ? c 32-lead qfn (5x5x0.9mm) (pb-free, tape and reel) msl1 260 o c note: reel quantity = 3500
production data wm8750l w pd, rev 4.4, august 2012 5 pin description pin no name type description 1 mclk digital input master clock 2 dcvdd supply digital core supply 3 dbvdd supply digital buffer (i/o) supply 4 dgnd supply digital ground (return path for both dcvdd and dbvdd) 5 bclk digital input / output audio interface bit clock 6 dacdat digital input dac digital audio data 7 daclrc digital input / output audio interface left / right clock/clock out 8 adcdat digital output adc digital audio data 9 adclrc digital input / output audio interface left / right clock 10 monoout analogue output mono output 11 out3 analogue output analogue output 3 (can be used as headphone pseudo ground) 12 rout1 analogue output right output 1 (line or headphone) 13 lout1 analogue output left output 1 (line or headphone) 14 hpgnd supply supply for analogue output drivers (lout1/2, rout1/2) 15 rout2 analogue output right output 1 (line or headphone or speaker) 16 lout2 analogue output left output 1 (line or headphone or speaker) 17 hpvdd supply supply for analogue output driv ers (lout1/2, rout1/2, monout) 18 avdd supply analogue supply 19 agnd supply analogue ground (return path for avdd) 20 vref analogue output reference voltage decoupling capacitor 21 vmid analogue output midrail voltage decoupling capacitor 22 micbias analogue output microphone bias 23 rinput3 / hpdetect analogue input right channel input 3 or headphone plug-in detection 24 linput3 analogue input left channel input 3 25 rinput2 analogue input right channel input 2 26 linput2 analogue input left channel input 2 27 rinput1 analogue input right channel input 1 28 linput1 analogue input left channel input 1 29 mode digital input control interface selection 30 csb digital input chip select / device address selection 31 sdin digital input/output control interface data input / 2-wire acknowledge output 32 sclk digital input control interface clock input note: it is recommended that the qfn ground paddle should be connected to analogue ground on the application pcb.
wm8750l production data w pd, rev 4.4, august 2012 6 absolute maximum ratings absolute maximum ratings are stress ratings only. pe rmanent damage to the device ma y be caused by continuously operating at or beyond these limits. device functional operat ing limits and guaranteed performance specifications are given under electrical characteristics at the test conditions specified. esd sensitive device. this device is manufactured on a cmos process. it is therefore generically susceptible to damage from excessive static voltages. proper esd precautions must be taken during handling and storage of this device. wolfson tests its package types according to ipc/jedec j-std- 020b for moisture sensitivity to determine acceptable storage conditions prior to surface mount assembly. these levels are: msl1 = unlimited floor life at <30 ? c / 85% relative humidity. not normally stored in moisture barrier bag. msl2 = out of bag storage for 1 year at <30 ? c / 60% relative humidity. supplied in moisture barrier bag. msl3 = out of bag storage for 168 hours at <30 ? c / 60% relative humidity. supplied in moisture barrier bag. the moisture sensitivity level for each package type is specif ied in ordering information. condition min max supply voltages -0.3v +3.63v voltage range digital inputs dgnd -0.3v dbvdd +0.3v voltage range analogue inputs agnd -0.3v avdd +0.3v operating temperature range, t a -25 ? c +85 ? c storage temperature after soldering -65 ? c +150 ? c notes: 1. analogue and digital grounds must always be within 0.3v of each other. 2. all digital and analogue supplies are completely independent from each other. 3. dcvdd must be less than or equal to avdd and dbvdd. recommended operation conditions parameter symbol min typ max unit digital supply range (core) dcvdd 1.42 3.6 v digital supply range (buffer) dbvdd 1.7 3.6 v analogue supplies range avdd, hpvdd 1.8 3.6 v ground dgnd,agnd, hpgnd 0 v
production data wm8750l w pd, rev 4.4, august 2012 7 electrical characteristics test conditions dcvdd = 1.5v, dbvdd = 3.3v, avdd = hpvdd = 3.3v, t a = +25 o c, 1khz signal, fs = 48khz, pga gain = 0db, 24-bit audio data unless otherwise stated. parameter symbol test conditions min typ max unit analogue inputs (linput1, rinput1, linput2, rinput2, linput3, rinput3) to adc out full scale input signal level (for adc 0db input at 0db gain) v infs avdd = 3.3v 1.0 v rms avdd = 1.8v 0.545 input resistance l/rinput1 to adc, pga gain = 0db 22 k ? l/rinput1 to adc, pga gain = +30db 1.5 l/rinput1 unused dc measurement 16 l/rinput1 unused 17 input capacitance 10 pf signal to noise ratio (a-weighted) snr avdd = 3.3v 80 95 db avdd = 1.8v 90 total harmonic distortion thd -1dbfs input, avdd = 3.3v -82 0.008 db % -1dbfs input, avdd = 1.8v -74 0.02 adc channel separation 1khz signal 85 db channel matching 1khz signal 0.2 db analogue outputs (lout1/2, rout1/2, monoout) 0db full scale output voltage avdd/3.3 vrms mute attenuation 1khz, full scale signal 90 db monoout pin 81 channel separation analogue in to analogue out 85 db dac to line-out (l/rout2 with 10k ? / 50pf load) signal to noise ratio (a-weighted) snr avdd=3.3v 90 98 db avdd=1.8v 93 total harmonic distortion thd avdd=3.3v -84 db avdd=1.8v -80 channel separation 1khz signal 100 db headphone output (lout1/rout1, using capacitors) output power per channel p o output power is very closely correlated with thd; see below. total harmonic distortion thd hpvdd=1.8v, r l =32 ? p o =5mw 0.016 -76 % db hpvdd=1.8v, r l =16 ? p o =5mw 0.022 -73 hpvdd=3.3v, r l =32 ? , p o =20mw 0.013 -78 hpvdd=3.3v, r l =16 ? , p o =20mw 0.018 -75 signal to noise ratio (a-weighted) snr hpvdd = 3.3v 92 96 db hpvdd = 1.8v 96
wm8750l production data w pd, rev 4.4, august 2012 8 test conditions dcvdd = 1.5v, dbvdd = 3.3v, avdd = hpvdd = 3.3v, t a = +25 o c, 1khz signal, fs = 48khz, pga gain = 0db, 24-bit audio data unless otherwise stated. parameter symbol test conditions min typ max unit speaker output (lout2/rout2 with 8 ? bridge tied load, rout2inv=1) output power at 1% thd p o thd = 1% 330 mw (rms) abs. max power ouptut p o max 500 mw (rms) total harmonic distortion thd po=200mw, r l =8 ? , hpvdd=3.3v -63 0.07 db % signal to noise ratio (a-weighted) snr hpvdd=3.3v, r l =8 ? 95 db analogue reference levels midrail reference voltage vmid ?3% avdd/2 +3% v buffered reference voltage vref ?3% avdd/2 +3% v microphone bias bias voltage v micbias 3ma load current ?5% 0.9 ? avdd + 5% v bias current source i micbias 3 ma output noise voltage vn 1k to 20khz 15 nv/ ? hz digital input / output input high level v ih 0.7 ? dbvdd v input low level v il 0.3 ? dbvdd v output high level v oh i oh = +1ma 0.9 ? dbvdd v output low level v ol i ol = -1ma 0.1 ? dbvdd v hpdetect (pin 23) input high level v ih 0.7 ? avdd v input low level v il 0.3 ? avdd v
production data wm8750l w pd, rev 4.4, august 2012 9 output pga?s linearity output pga gains -70.000 -60.000 -50.000 -40.000 -30.000 -20.000 -10.000 0.000 10.000 40 50 60 70 80 90 100 110 120 130 xxxvol register setting (binary) measured gain [db] lout1 rout1 lout2 rout2 monoout output pga gain step size 0.000 0.250 0.500 0.750 1.000 1.250 1.500 1.750 2.000 40 50 60 70 80 90 100 110 120 130 xxxvol register setting (binary) step size [db] lout1 rout1 lout2 rout2 monoout
wm8750l production data w pd, rev 4.4, august 2012 10 headphone output thd versus power he ad p h o n e po w e r vs t hd+n ( 32oh m lo ad ) -100 -80 -60 -40 -20 0 0 5 10 15 20 25 30 pow e r (m w) thd+n (db ) a v dd=1.8v avdd=1.8v, capless avdd=3.3v avdd=3.3v, capless he ad p h o n e po w e r vs t hd+n ( 16oh m lo ad ) -100 -80 -60 -40 -20 0 0 102030405060 pow e r (m w) thd+n (db ) avdd=1.8v avdd=1.8v, capless avdd=3.3v avdd=3.3v, capless
production data wm8750l w pd, rev 4.4, august 2012 11 speaker thd and noise versus power wm8750 l/rout2 8r btl speaker load thd+nvpo -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 0.00 50.00 100.00 150.00 200.00 250.00 300.00 350.00 400.00 450.00 500.00 output power (mw) thd+n (db) thd referenced to 0.95vrms avdd=hpvdd=dbvdd=3.3v dcvdd=1.42v 1.013khz sinewave input signal, a-weighted
wm8750l production data w pd, rev 4.4, august 2012 12 power consumption the power consumption of the wm8750l depends on the following factors. ? supply voltages: reducing the supply volt ages also reduces supply currents, and t herefore results in significant power savings, especially in the digital sections of the wm8750l. ? operating mode: significant power sa vings can be achieved by al ways disabling parts of the wm8750l that are not used (e.g. mic pre-amps, unused outputs, dac, adc, etc.) control register r23 other settings tot. power bit vmidsel vref ainl ainr adcl adcr micb dacl dacr lout1 rout1 lout2 rout2 mono out3 adcosr dacosr vsel v i (ma) v i (ma) v i (ma) v i (ma) mw off 00000000000000000011 clocks st opped 3.3 0.000 3.3 0.011 3.3 0.000 3.3 0.000 0.0363 01 2.5 0.000 2.5 0.009 2.5 0.000 2.5 0.000 0.0225 00 1.8 0.000 1.5 0.007 1.8 0.000 1.8 0.000 0.0105 standby 10100000000000000011 interface st opped 3.3 0.341 3.3 0.011 3.3 0.000 3.3 0.000 1.1616 (500 kohm vmid string) 01 2.5 0.282 2.5 0.009 2.5 0.000 2.5 0.000 0.7275 00 1.8 0.194 1.5 0.007 1.8 0.000 1.8 0.000 0.3597 playback to line-out 01100000110011000011 3.3 4.007 3.3 5.380 3.30.301 3.3 0.748 34. 4388 01 2.5 3.025 2.5 3.687 2.5 0.215 2.5 0.723 19.1250 00 1.8 2.449 1.5 2.029 1.8 0.147 1.8 0.427 8.4849 playback to line-out 01100000111100000111 3.3 3.796 3.3 4.541 3.30.302 3.3 0.744 30. 9639 (64x oversampling mode) 01 2.5 2.870 2.5 3.093 2.5 0.215 2.5 0.722 17.2500 00 1.8 2.338 1.5 1.691 1.8 0.147 1.8 0.427 7.7781 playback to 16 ohm headphone 01 100000111100000011 3.3 3.997 3.3 5.380 3.30.301 3.3 0.748 34. 4058 01 2.5 3.026 2.5 3.687 2.5 0.215 2.5 0.723 19.1275 00 1.8 2.451 1.5 2.029 1.8 0.147 1.8 0.427 8.4885 playback to 16 ohm headphone 01 100000111100000011 -27. 959 dbfs 3.3 3.998 3.3 6.430 3.3 0.301 3.3 2.142 42.4743 0.1mw / channel into load 01 -25.547 dbfs 2.5 3.029 2.5 4.462 2.5 0.215 2.5 2.132 24.5950 (jeita cp-2905b) 00 -22.694 dbfs 1.8 2.454 1.5 2.475 1.8 0.147 1.8 1.977 11.9529 playback to 16 ohm headphone 01 100000111100000011 -10. 969 dbfs 3.3 3.980 3.3 6.481 3.3 0.301 3.3 12.558 76.9560 5mw / channel into load 01 -8.558 dbfs 2.5 3.028 2.5 4.503 2.5 0.215 2.5 12.604 50.8750 00 -5.704 dbfs 1.8 2.450 1.5 2.503 1.8 0.147 1.8 12.275 30.5241 playback to 16 ohm headphone 01 100000111100010011 r24, out3sw=00 3.3 3.986 3.3 5.567 3.30.301 3.3 1.133 36. 2571 (capless mode using out3) 01 2.5 3.027 2.5 3.688 2.5 0.215 2.5 1.110 20.1000 00 1.8 2.452 1.5 2.029 1.8 0.147 1.8 0.726 9.0285 playback to 8 ohm btl speaker 01 100000110011000011 r24, rout2inv=1 3.3 4.151 3.3 5.381 3.30.301 3.3 0.603 34. 4388 01 2.5 3.151 2.5 3.688 2.5 0.215 2.5 0.575 19.0725 00 1.8 2.533 1.5 2.029 1.8 0.147 1.8 0.352 8.5011 headphone amp 01 100000001100000011 clocks sto pped 3.3 1.665 3.3 0.011 3.3 0.000 3.3 0.749 8.0025 (line-in to 16 ohm headphone) 01 2.5 1.256 2.5 0.009 2.5 0.000 2.5 0.725 4.9750 00 1.8 0.865 1.5 0.007 1.8 0.000 1.8 0.429 2.3397 speaker amp 01100000000011000011 clocks sto pped 3.3 1.857 3.3 0.011 3.3 0.000 3.3 0.975 9.3819 (line-in to 8 ohm speaker) 01 r24, rout2inv=1 2.5 1.372 2.5 0.009 2.5 0.000 2.5 0.985 5.9150 00 1.8 0.928 1.5 0.007 1.8 0.000 1.8 0.732 2.9985 record from line-in 01111110000000000011 3.3 9.240 3.3 6.493 3.30.325 3.3 0.000 52. 9914 01 2.5 8.407 2.5 4.243 2.5 0.232 2.5 0.000 32.2050 00 1.8 6.744 1.5 2.141 1.8 0.159 1.8 0.000 15.6369 record from line-in 01111110000000001011 3.3 5.223 3.3 5.822 3.30.326 3.3 0.000 37. 5243 (64x oversampling mode) 01 2.5 4.512 2.5 3.740 2.5 0.232 2.5 0.000 21.2100 00 1.8 3.834 1.5 1.899 1.8 0.160 1.8 0.000 10.0377 record from mono microphone 01 110101000000000011r32, lmicboost=11;3.3 5.207 3.3 6.337 3.30.325 3.3 0.000 39. 1677 01 r23, datsel=01 2.5 4.630 2.5 4.139 2.5 0.231 2.5 0.000 22.5000 00 1.8 3.755 1.5 2.128 1.8 0.163 1.8 0.000 10.2444 record from mono microphone 01 110101000000000011r32, lmicboost=11;3.3 5.561 3.3 6.349 3.30.325 3.3 0.000 40. 3755 (differential) 01 r23, datsel=01; 2.5 4.890 2.5 4.139 2.5 0.231 2.5 0.000 23.1500 00 r32, linsel=11 1.8 3.925 1.5 2.130 1.8 0.163 1.8 0.000 10.5534 stereo record & playback 01111111110011000011 3.3 12.778 3.3 10.650 3.30.323 3.3 0.680 80. 6223 01 2.5 11.070 2.5 7.095 2.5 0.231 2.5 0.569 47.4125 00 1.8 8.585 1.5 3.846 1.8 0.159 1.8 0.351 22.1400 stereo record & playback 01111111110011001111 3.3 8.570 3.3 9.237 3.30.325 3.3 0.698 62. 1390 (64x oversampling mode) 01 2.5 7.061 2.5 6.101 2.5 0.232 2.5 0.581 34.9375 00 1.8 5.601 1.5 3.258 1.8 0.160 1.8 0.348 15.8832 dcvdd dbvdd hpvdd r25 (19h) r26 (1ah) r24 avdd table 1 supply current consumption note: all figures are at t a = +25 o c, slave mode, fs = 48khz, mclk = 12.288 mh z (256fs), with zero signal (quiescent) unless otherwise noted.
production data wm8750l w pd, rev 4.4, august 2012 13 signal timing requirements system clock timing figure 1 system clock timing requirements test conditions clkdiv2=0 , dcvdd = 1.42v, dbvdd = 3.3v, dgnd = 0v, t a = +25 o c, slave mode fs = 48khz, mclk = 384fs, 24-bit data, unless otherwise stated. parameter symbol min typ max unit system clock timing information mclk system clock pulse width high t mclkl 21 ns mclk system clock pulse width low t mclkh 21 ns mclk system clock cycle time t mclky 54 ns mclk duty cycle t mclkds 60:40 40:60 test conditions clkdiv2=1 , dcvdd = 1.42v, dbvdd = 3.3v, dgnd = 0v, t a = +25 o c, slave mode fs = 48khz, mclk = 384fs, 24-bit data, unless otherwise stated. parameter symbol min typ max unit system clock timing information mclk system clock pulse width high t mclkl 10 ns mclk system clock pulse width low t mclkh 10 ns mclk system clock cycle time t mclky 27 ns audio interface timing ? master mode bclk (output) adcdat adclrc/ daclrc (outputs) t dl dacdat t dda t dht t dst figure 2 digital audio data timing ? master mode (see control interface)
wm8750l production data w pd, rev 4.4, august 2012 14 test conditions dcvdd = 1.42v, dbvdd = 3.3v, dgnd = 0v, t a = +25 o c, master mode, fs = 48khz, mclk = 256fs, 24-bit data, unless otherwise stated. parameter symbol min typ max unit bit clock timing information bclk rise time (10pf load) t bclkr 3 ns bclk fall time (10pf load) t bclkf 3 ns bclk duty cycle (normal mode, bclk = mclk/n) t bclkds 50:50 bclk duty cycle (usb mode, bclk = mclk) t bclkds t mclkds audio data input timing information adclrc/daclrc propagation delay from bclk falling edge t dl 10 ns adcdat propagation delay from bclk falling edge t dda 27 ns dacdat setup time to bclk rising edge t dst 10 ns dacdat hold time from bclk rising edge t dht 10 ns audio interface timing ? slave mode bclk daclrc/ adclrc t bch t bcl t bcy dacdat adcdat t lrsu t ds t lrh t dh t dd figure 3 digital audio data timing ? slave mode test conditions dcvdd = 1.42v, dbvdd = 3.3v, dgnd = 0v, t a = +25 o c, slave mode, fs = 48khz, mclk = 256fs, 24-bit data, unless otherwise stated. parameter symbol min typ max unit audio data input timing information bclk cycle time t bcy 50 ns bclk pulse width high t bch 20 ns bclk pulse width low t bcl 20 ns adclrc/daclrc set-up time to bclk rising edge t lrsu 10 ns adclrc/daclrc hold time from bclk rising edge t lrh 10 ns dacdat hold time from bclk rising edge t dh 10 ns adcdat propagation delay from bclk falling edge t dd 10 ns notes: bclk period should always be greater than or equal to mclk period. for optimum adc audio performance, the bclk input si gnal edge should coincide with the falling edge of mclk.
production data wm8750l w pd, rev 4.4, august 2012 15 control interface timing ? 3-wire mode csb sclk sdin t csl t dho t dsu t csh t scy t sch t scl t scs lsb t css figure 4 control interface timing ? 3-wire serial control mode test conditions dcvdd = 1.42v, dbvdd = 3.3v, dgnd = 0v, t a = +25 o c, slave mode, fs = 48khz, mclk = 256fs, 24-bit data, unless otherwise stated. parameter symbol min typ max unit program register input information sclk rising edge to csb rising edge t scs 80 ns sclk pulse cycle time t scy 200 ns sclk pulse width low t scl 80 ns sclk pulse width high t sch 80 ns sdin to sclk set-up time t dsu 40 ns sclk to sdin hold time t dho 40 ns csb pulse width low t csl 40 ns csb pulse width high t csh 40 ns csb rising to sclk rising t css 40 ns pulse width of spikes that will be suppressed t ps 0 5 ns
wm8750l production data w pd, rev 4.4, august 2012 16 control interface timing ? 2-wire mode sdin sclk t 3 t 1 t 6 t 2 t 7 t 5 t 4 t 3 t 8 t 9 figure 5 control interface timing ? 2-wire serial control mode test conditions dcvdd = 1.42v, dbvdd = 3.3v, dgnd = 0v, t a = +25 o c, slave mode, fs = 48khz, mclk = 256fs, 24-bit data, unless otherwise stated. parameter symbol min typ max unit program register input information sclk frequency 0 526 khz sclk low pulse-width t 1 1.3 us sclk high pulse-width t 2 600 ns hold time (start condition) t 3 600 ns setup time (start condition) t 4 600 ns data setup time t 5 100 ns sdin, sclk rise time t 6 300 ns sdin, sclk fall time t 7 300 ns setup time (stop condition) t 8 600 ns data hold time t 9 900 ns pulse width of spikes that will be suppressed t ps 0 5 ns
production data wm8750l w pd, rev 4.4, august 2012 17 internal power on reset circuit vdd t1 gnd avdd dcvdd dgnd internal porb power on reset circuit figure 6 internal power on reset circuit schematic the wm8750 includes an internal power-on-reset circ uit, as shown in figure 6, which is used to reset the digital logic into a default state after pow er up. the power on reset circuit is powered from dcvdd and monitors dcvdd and avdd. it asserts porb low if dcvdd or avdd are below a minimum threshold. figure 7 typical power-up sequence figure 7 shows a typical power-up sequence. when dcvdd and avdd rise above the minimum thresholds, vpord_dcvdd and vpord_avdd, there is enough voltage for the circuit to guarantee the power on reset is asserted low and the chip is held in reset. in this condition, all writes to the control interface are ignored. when dcvdd rises to vpor_dcvdd_on and avdd rises to vpor_avdd_on, porb is released high and all registers are in thei r default state and writes to the control interface may take place. if dcvdd and avdd rise at diffe rent rates then porb will only be released when dcvdd and avdd have both exceeded the vpor _dcvdd_on and vpor_avdd_on thresholds. on power down, porb is asserted low whenev er dcvdd drops below the minimum threshold vpor_dcvdd_off or avdd drops below the minimum threshold vpor_avdd_off. symbol min typ max unit v pord_dcvdd 0.4 0.6 0.8 v v por_dcvdd_on 0.9 1.26 1.6 v v por_avdd_on 0.5 0.7 0.9 v v por_avdd_off 0.4 0.6 0.8 v table 2 typical por operation (typical values, not tested)
wm8750l production data w pd, rev 4.4, august 2012 18 device description introduction the wm8750l is a low power audio codec offering a combination of high quality audio, advanced features, low power and small size. these characte ristics make it ideal for portable digital audio applications such as mp3 and minidisk player / reco rders. stereo 24-bit multi-bit delta sigma adcs and dacs are used with oversampling digita l interpolation and decimation filters. the device includes three stereo analogue inputs that can be switched internally. each can be used as either a line level input or microphone input and linput1/rinput1 and linput2/rinput2 can be configured as mono differential inputs. a programm able gain amplifier with automatic level control (alc) keeps the recording volume constant. t he on-chip stereo adc and dac are of a high quality using a multi-bit, low-order oversampling architectu re to deliver optimum performance with low power consumption. the dac output signal first enters an analogue mi xer where an analogue input and/or the post-alc signal can be added to it. this mix is available on line and headphone outputs. the wm8750l has a configurable digital audio inte rface where adc data can be read and digital audio playback data fed to the dac. it supports a number of audio data formats including i 2 s, dsp mode (a burst mode in which frame sync plus 2 data packed words are transmitted), msb-first, left justified and msb-first, right justified, and can operate in master or slave modes. the wm8750l uses a unique clocking scheme that can generate many commonly used audio sample rates from either a 12.00mhz usb clock or an industry standard 256/384 f s clock. this feature eliminates the common requirement for an external phase-locked loop (pll) in applications where the master clock is not an integer multiple of the sa mple rate. sample rates of 8khz, 11.025khz, 12khz, 16khz, 22.05khz, 24khz, 32k hz, 44.1khz, 48khz, 88. 2khz and 96khz can be generated. the digital filters used for recording and playback ar e optimised for each sampling rate used. to allow full software control over all its features , the wm8750l offers a choice of 2 or 3 wire mpu control interface. it is fully compatible and an ideal partner for a wide range of industry standard microprocessors, controllers and dsps. the design of the wm8750l has given much attenti on to power consumption without compromising performance. it operates at very low voltages, and includes the ability to power off parts of the circuitry under software control, including standby and power off modes. input signal path the input signal path for each channel consists of a switch to select between three analogue inputs, followed by a pga (programmable gain am plifier) and an optional microphone gain boost. a differential input of either (linput1 ? rinput1) or (linput2 ? rinput2) may also be selected. the gain of the pga can be controlled either by the us er or by the on-chip alc function (see automatic level control). the signal then enters an adc where it is digitised. alternatively, the two channels can also be mixed in the analogue domain and digitised in one adc while the other adc is switched off. the mono-mix signal appears on both digital output channels. signal inputs the wm8750l has three sets of high impedance, low capacitance ac coupled analogue inputs, linput1/rinput1, linput2/rinput2 and linp ut3/rinput3. inputs can be configured as microphone or line level by enabling or disabling the microphone gain boost. linsel and rinsel control bits (see table 3) are used to select independently between external inputs and internally generated differential products (linput1-rinput1 or linput2-rinput2). the choice of differential signal, linput1-rinput1 or linput2-rinput2 is made using ds (refer to table 5).
production data wm8750l w pd, rev 4.4, august 2012 19 as an example, the wm8750 can be set up to convert one differential and one single ended mono signal by applying the differential signal to linput1/rinput1 and the single ended signal to rinput2. by setting linsel to l-r differential (s ee table 3), ds to linput1 - rinput1 (see table 5) and rinsel to rinput2, each mono signal can then be routed to a separate adc or bypass path. the signal inputs are biased internally to the re ference voltage vref. whenever the line inputs are muted or the device placed into standby mode, the i nputs are kept biased to vref using special anti- thump circuitry. this reduces any audible clicks that may otherwise be heard when changing inputs. dc measurement for dc measurements (for example, battery volt age monitoring), the input signal at the linput1 and/or rinput1 pins can be taken directly in to the respective adc, bypassing both pga and microphone boost. the adc output then becomes unsi gned relative to avdd, instead of being a signed (two?s complement) number relative to vref. setting l/rdcm will override l/rinsel. the input range for dc measurement is agnd to avdd. register address bit label default description r32 (20h) adc signal path control (left) 7:6 linsel 00 left channel input select 00 = linput1 01 = linput2 10 = linput3 11 = l-r differential (either linput1- rinput1 or linput2-rinput2, selected by ds) 5:4 lmicboost 00 left channel microphone gain boost 00 = boost off (bypassed) 01 = 13db boost 10 = 20db boost 11 = 29db boost r33 (21h) adc signal path control (right) 7:6 rinsel 00 right channel input select 00 = rinput1 01 = rinput2 10 = rinput3 11 = l-r differential (either linput1- rinput1 or linput2-rinput2, selected by ds) 5:4 rmicboost 00 right channel microphone gain boost 00 = boost off (bypassed) 01 = 13db boost 10 = 20db boost 11 = 29db boost table 3 input software control register address bit label default description r31 (1fh) adc input mode 5 rdcm 0 right channel dc measurement 0 = normal operation, pga enabled 1 = measure dc level on rinput1 4 ldcm 0 left channel dc measurement 0 = normal operation, pga enabled 1 = measure dc level on linput1 table 4 dc measurement select
wm8750l production data w pd, rev 4.4, august 2012 20 register address bit label default description r31 (1fh) adc input mode 8 ds 0 differential input select 0: linput1 - rinput1 1: linput2 ? rinput2 table 5 differential input select mono mixing the stereo adc can operate as a stereo or mono dev ice, or the two channels can be mixed to mono, either in the analogue domain (i.e. before the adc) or in the digital domain (after the adc). monomix selects the mode of operation. for analogue mono mix either the left or right channel adc can be used, allowing the unused adc to be powered o ff or used for a dc m easurement conversion. the user also has the flexibility to select the dat a output from the audio interface using datsel. the default is for left and right channel adc data to be out put, but the interface may also be configured so that e.g. left channel adc data is output as bot h left and right data for when an analogue mono mix is selected. note: if dc measurement is selected this overrides the monomix selection. register address bit label default description r31 (1fh) adc input mode 7:6 monomix [1:0] 00 00: stereo 01: analogue mono mix (using left adc) 10: analogue mono mix (using right adc) 11: digital mono mix table 6 mono mixing register address bit label default description r23 (17h) additional control (1) 3:2 datsel [1:0] 00 00: left data=left adc; right data =right adc 01: left data =left adc; right data = left adc 10: left data = right adc; right data =right adc 11: left data = right adc; right data = left adc table 7 adc data output configuration the micbias output provides a low noise refer ence voltage suitable for biasing electret type microphones and the associated external resistor biasing network. refer to the applications information section for recommended external co mponents. the output can be enabled or disables using the micb control bit (see al so the ?power management? section). register address bit label default description r25 (19h) power management (1) 1 micb 0 microphone bias enable 0 = off (high impedance output) 1 = on table 8 microphone bias control
production data wm8750l w pd, rev 4.4, august 2012 21 the internal micbias circuitry is shown below. note that the is a maximum source current capability for micbias is 3ma. the external biasing resi stors therefore must be large enough to limit the micbias current to 3ma. agnd micbias = 1.8 x vmid = 0.9 x avdd vmid internal resistor internal resistor micb figure 8 microphone bias schematic pga control the pga matches the input signal level to the a dc input range. the pga gain is logarithmically adjustable from +30db to ?17.25db in 0.75db steps. each pga can be controlled either by the user or by the alc function (see automatic level c ontrol). when alc is enabled for one or both channels, then writing to the corresponding pga control register has no effect. the gain is independently adjustable on both right and left line inputs. additionally, by controlling the register bits livu and rivu, the left and right gain settings can be simultaneously updated. setting the lizc and rizc bits enables a zero-cro ss detector which ensures that pga gain changes only occur when the signal is at zero, eliminating any zipper noise. if zero cross is enabled a timeout is also available to update the gain if a zero cr oss does not occur. this function may be enabled by setting toen in register r23 (17h). the inputs can also be muted in the analogue domai n under software control. the software control registers are shown in table 9. if zero crossi ng is enabled, it is necessary to enable zero cross timeout to un-mute the input pgas. this is bec ause their outputs will not cross zero when muted. alternatively, zero cross can be dis abled before sending the un-mute command. register address bit label default description r0 (00h) left channel pga 8 livu 0 left volume update 0 = store linvol in intermediate latch (no gain change) 1 = update left and right channel gains (left = linvol, right = intermediate latch) 7 linmute 1 left channel input analogue mute 1 = enable mute 0 = disable mute note: livu must be set to un-mute. 6 lizc 0 left channel zero cross detector 1 = change gain on zero cross only 0 = change gain immediately 5:0 linvol [5:0] 010111 ( 0db ) left channel input volume control 111111 = +30db 111110 = +29.25db . . 0.75db steps down to 000000 = -17.25db
wm8750l production data w pd, rev 4.4, august 2012 22 register address bit label default description r1 (01h) right channel pga 8 rivu 0 right volume update 0 = store rinvol in intermediate latch (no gain change) 1 = update left and right channel gains (right = rinvol, left = intermediate latch) 7 rinmute 1 right channel input analogue mute 1 = enable mute 0 = disable mute note: rivu must be set to un-mute. 6 rizc 0 right channel zero cross detector 1 = change gain on zero cross only 0 = change gain immediately 5:0 rinvol [5:0] 010111 ( 0db ) right channel input volume control 111111 = +30db 111110 = +29.25db . . 0.75db steps down to 000000 = -17.25db r23 (17h) additional control (1) 0 toen 0 timeout enable 0 : timeout disabled 1 : timeout enabled table 9 input pga software control analogue to digital converter (adc) the wm8750l uses a multi-bit, oversampled sigma-del ta adc for each channel. the use of multi-bit feedback and high oversampling rates reduces the e ffects of jitter and high frequency noise. the adc full scale input level is proportional to avdd. with a 3.3v supply voltage, the full scale level is 1.0 volts r.m.s. any voltage greater than full scale may overload the adc and cause distortion. adc digital filter the adc filters perform true 24 bit signal processi ng to convert the raw multi-bit oversampled data from the adc to the correct sampling frequency to be output on the digital audio interface. the digital filter path is illustrated in figure 9. from adc digital hpf digital filter to digital a udio interface digital decimator a dchpd figure 9 adc digital filter the adc digital filters contain a digital high pass f ilter, selectable via software control. the high-pass filter response is detailed in the digital filter c haracteristics section. when the high-pass filter is enabled the dc offset is continuous ly calculated and subtracted from the input signal. by setting hpor, the last calculated dc offset value is stored when the high-pass filter is disabled and will continue to be subtracted from the input signal . if the dc offset is changed, the stored and subtracted value will not change unless the high-pass f ilter is enabled. this feature can be used for calibration purposes. in addition the highpass filt er may be enabled separately on the left and right channels (see table 11).
production data wm8750l w pd, rev 4.4, august 2012 23 the output data format can be programmed by the user to accommodate stereo or monophonic recording on both inputs. the polarity of t he output signal can also be changed under software control. the software control is shown in table 10. register address bit label default description r5 (05h) adc and dac control 6:5 adcpol [1:0] 00 00 = polarity not inverted 01 = l polarity invert 10 = r polarity invert 11 = l and r polarity invert 4 hpor 0 store dc offset when high-pass filter disabled 1 = store offset 0 = clear offset 0 adchpd 0 adc high-pass filter enable (digital) hpflren = 0 1 = disable high-pass filter on left and right channels 0 = enable high-pass filter on left and right channels hpflren = 1 0 = high-pass enabled on left, disabled on right 1 = high-pass enabled on right, disabled on left r27 (1bh) 5 hpflren 0 adc high-pass filter left or right enable 0 = high-pass filter enable/disable on left and right channels controlled by adchpd 1 = high-pass filter enabled on left or right channel, as selected by adchpd table 10 adc signal path control hpflren adchpd high pass mode 0 0 high-pass filter enabled on left and right channels 0 1 high-pass filter disabled on left and right channels 1 0 high-pass filter enabled on left channel, disabled on right channel 1 1 high-pass filter disabled on left channel, enabled on right channel table 11 adc high pass filter enable modes
wm8750l production data w pd, rev 4.4, august 2012 24 digital adc volume control the output of the adcs can be digitally amplified or attenuated over a range from ?97db to +30db in 0.5db steps. the volume of each channel can be cont rolled separately. the gai n for a given eight-bit code x is given by: 0.5 ? (x-195) db for 1 ? x ? 255; mute for x = 0 the lavu and ravu control bits control the loading of digital volume control data. when lavu or ravu are set to 0, the ladcvol or radcvol cont rol data will be loaded into the respective control register, but will not actually change the digital gain setting. both left and right gain settings are updated when either lavu or ravu are set to 1. this makes it possible to update the gain of both channels simultaneously. register address bit label default description r21 (15h) left adc digital volume 8 lavu 0 left adc volume update 0 = store ladcvol in intermediate latch (no gain change) 1 = update left and right channel gains (left = ladcvol, right = intermediate latch) 7:0 ladcvol [7:0] 11000011 ( 0db ) left adc digital volume control 0000 0000 = digital mute 0000 0001 = -97db 0000 0010 = -96.5db ... 0.5db steps up to 1111 1111 = +30db r22 (16h) right adc digital volume 8 ravu 0 right adc volume update 0 = store radcvol in intermediate latch (no gain change) 1 = update left and right channel gains (left = intermediate latch, right = radcvol) 7:0 radcvol [7:0] 11000011 ( 0db ) right adc digital volume control 0000 0000 = digital mute 0000 0001 = -97db 0000 0010 = -96.5db ... 0.5db steps up to 1111 1111 = +30db table 12 adc digital volume control
production data wm8750l w pd, rev 4.4, august 2012 25 automatic level control (alc) the wm8750l has an automatic level control that aims to keep a constant recording volume irrespective of the input signal le vel. this is achieved by continuous ly adjusting the pga gain so that the signal level at the adc input remains constan t. a digital peak detector monitors the adc output and changes the pga gain if necessary. note that when the alc function is enabled, the settings of registers 0 and 1 (linvol, livu, lizc, linmute, rinvol, rivu, rizc and rinmute) are ignored. hold time decay time attack time input signal signal after alc pga gain alc target level figure 10 alc operation the alc function is enabled using the alcsel cont rol bits. when enabled, the recording volume can be programmed between ?6db and ?28.5db (relative to a dc full scale) using the alcl register bits. an upper limit for the pga gain can be impos ed by setting the maxgain control bits. hld, dcy and atk control the hold, decay and attack times, respectively: hold time is the time delay between the peak le vel detected being below target and the pga gain beginning to ramp up. it can be programmed in power-of-two (2 n ) steps, e.g. 2.67ms, 5.33ms, 10.67ms etc. up to 43.7s. alternatively, the hold ti me can also be set to zero. the hold time only applies to gain ramp-up, there is no delay befor e ramping the gain down when the signal level is above target. decay (gain ramp-up) time is the time that it ta kes for the pga gain to ramp up across 90% of its range (e.g. from ?15b up to 27.75db). the time it takes for the recording level to return to its target value therefore depends on both the decay time and on the gain adjustment required. if the gain adjustment is small, it will be shorter than the decay time. the decay time can be programmed in power-of-two (2 n ) steps, from 24ms, 48ms, 96ms, etc. to 24.58s. attack (gain ramp-down) time is the time that it takes for the pga gain to ramp down across 90% of its range (e.g. from 27.75db down to -15b gain). the time it takes for the recording level to return to its target value therefore depends on both the attack time and on the gain adjustment required. if the gain adjustment is small, it will be shorte r than the attack time. the attack time can be programmed in power-of-two (2 n ) steps, from 6ms, 12ms, 24ms, etc. to 6.14s. when operating in stereo, the peak detector takes the maximum of left and right channel peak values, and any new gain setting is applied to both left and right pgas, so that the stereo image is preserved. however, the alc function can also be enabled on one channel only. in this case, only one pga is controlled by the alc mechanism, while the other channel runs independently with its pga gain set through the control register. when one adc channel is unused or used for dc measurement, the peak detector disregards that channel. the alc function can also operate when t he two adc outputs are mixed to mono in the digital domain, but not if they are mixed to mono in the analogue domain, before entering the adcs.
wm8750l production data w pd, rev 4.4, august 2012 26 register address bit label default description r17 (11h) alc control 1 8:7 alcsel [1:0] 00 (off) alc function select 00 = alc off (pga gain set by register) 01 = right channel only 10 = left channel only 11 = stereo (pga registers unused) note: ensure that linvol and rinvol settings (reg. 0 and 1) are the same before entering this mode. 6:4 maxgain [2:0] 111 (+30db) set maximum gain of pga 111 : +30db 110 : +24db ?.(-6db steps) 001 : -6db 000 : -12db 3:0 alcl [3:0] 1011 (-12db) alc target ? sets signal level at adc input 0000 = -28.5db fs 0001 = -27.0db fs ? (1.5db steps) 1110 = -7.5db fs 1111 = -6db fs r18 (12h) alc control 2 7 alczc 0 (zero cross off) alc uses zero cross detection circuit. 3:0 hld [3:0] 0000 (0ms) alc hold time before gain is increased. 0000 = 0ms 0001 = 2.67ms 0010 = 5.33ms ? (time doubles with every step) 1111 = 43.691s r19 (13h) alc control 3 7:4 dcy [3:0] 0011 (192ms) alc decay (gain ramp-up) time 0000 = 24ms 0001 = 48ms 0010 = 96ms ? (time doubles with every step) 1010 or higher = 24.58s 3:0 atk [3:0] 0010 (24ms) alc attack (gain ramp-down) time 0000 = 6ms 0001 = 12ms 0010 = 24ms ? (time doubles with every step) 1010 or higher = 6.14s table 13 alc control note: for correct alc operation in differential input mode, it is recommended that the combined signal gain (mic boost and pga) does not exceed 30db when the alc is enabled.
production data wm8750l w pd, rev 4.4, august 2012 27 peak limiter to prevent clipping when a large signal occurs just after a period of quiet, the alc circuit includes a limiter function. if the adc input signal exceeds 87.5% of full scale (?1.16db), the pga gain is ramped down at the maximum attack rate (as when atk = 0000), until the signal level falls below 87.5% of full scale. this function is autom atically enabled whenever the alc is enabled. note: if atk = 0000, then the limiter makes no difference to the operation of the alc. it is designed to prevent clipping when long attack times are used. noise gate when the signal is very quiet and consists mainly of noise, the alc function may cause ?noise pumping?, i.e. loud hissing noise during silence periods. the wm8750l has a noise gate function that prevents noise pumping by comparing the signal leve l at the linput1/2/3 and/or rinput1/2/3 pins against a noise gate threshold, ngth . the noise gate cuts in when: ? signal level at adc [db] < ngth [db] + pga gain [db] + mic boost gain [db] this is equivalent to: ? signal level at input pin [db] < ngth [db] the adc output can then either be muted or alte rnatively, the pga gain can be held constant (preventing it from ramping up as it normally would when the signal is quiet). the table below summarises the noise gate control r egister. the ngth control bits set the noise gate threshold with respect to the adc full-scale range. the threshold is adjusted in 1.5db steps. levels at the extremes of the range may cause inappropriate operation, so care should be taken with set?up of the function. note that the noise gate only wor ks in conjunction with the alc function, and always operates on the same channel(s) as t he alc (left, right, both, or none). register address bit label default description r20 (14h) noise gate control 7:3 ngth [4:0] 00000 noise gate threshold 00000 -76.5dbfs 00001 -75dbfs ? 1.5 db steps 11110 -31.5dbfs 11111 -30dbfs 2:1 ngg [1:0] 00 noise gate type x0 = pga gain held constant 01 = mute adc output 11 = reserved (do not use this setting) 0 ngat 0 noise gate function enable 1 = enable 0 = disable table 14 noise gate control note: the performance of the adc may degrade at high input signal levels if the monitor bypass mux is selected with mic boost and alc enabled.
wm8750l production data w pd, rev 4.4, august 2012 28 3d stereo enhancement the wm8750l has a digital 3d enhancement option to ar tificially increase the separation between the left and right channels. this effect can be used for recording or playback, but not for both simultaneously. selection of 3d for record or pl ayback is controlled by register bit mode3d. important: switching the 3d filter from record to playback or from playback to record may only be done when adc and dac are disabled. the wm8750l control in terface will only allow mode3d to be changed when adc and dac are disabled (i.e . bits adcl, adcr, dacl and dacr in reg. 26 / 1ah are all zero). the 3d enhancement function is activated by the 3den bit, and has two programmable parameters. the 3ddepth setting controls the degree of ster eo expansion. additionally, one of four filter characteristics can be selected for the 3d proc essing, using the 3dvc and 3dlc control bits. register address bit label default description r16 (10h) 3d enhance 7 mode3d 0 playback/record 3d select 0 = 3d selected for record 1 = 3d selected for playback 6 3duc 0 upper cut-off frequency 0 = high (2.2khz at 48khz sampling) 1 = low (1.5khz at 48khz sampling) 5 3dlc 0 lower cut-off frequency 0 = low (200hz at 48khz sampling) 1 = high (500hz at 48khz sampling) 4:1 3ddepth [3:0] 0000 stereo depth 0000: 0% (minimum 3d effect) 0001: 6.67% .... 1110: 93.3% 1111: 100% (maximum 3d effect) 0 3den 0 3d function enable 1: enabled 0: disabled table 15 3d stereo enhancement function when 3d enhancement is enabled (and/or the graphic equa liser for playback) it may be necessary to attenuate the signal by 6db to avoid limiting. this is a user selectable function, enabled by setting adcdiv2 for the record path and dacdiv2 for the playback path. register address bit label default description r5 (05h) adc and dac control 8 adcdiv2 0 adc 6db attenuate enable 0 = disabled (0db) 1 = -6db enabled 7 dacdiv2 0 dac 6db attenuate enable 0 = disabled (0db) 1 = -6db enabled table 16 adc and dac 6db attenuation select
production data wm8750l w pd, rev 4.4, august 2012 29 output signal path the wm8750l output signal paths consis t of digital filters, dacs, analogue mixers and output drivers. the digital filters and dacs are enabled when the wm8750l is in ?playback only? or ?record and playback? mode. the mixers and output drivers c an be separately enabled by i ndividual control bits (see analogue outputs). thus it is possible to utilise the analogue mixing and amplification provided by the wm8750l, irrespective of w hether the dacs are running or not. the wm8750l receives digital input data on the dacdat pin. the digital filter block processes the data to provide the following functions: ? digital volume control ? graphic equaliser and dynamic bass boost ? sigma-delta modulation two high performance sigma-delta audio dacs convert the digital data into two analogue signals (left and right). these can then be mixed with analogue signals from the linput1/2/3 and rinput1/2/3 pins, and the mix is fed to the output driv ers, lout1/rout1, lout2/rout2, out3 and monoout. ? lout1/rout1/out3: can drive a 16 ? or 32 ? stereo headphone or stereo line output. ? lout2/rout2: can drive a 16 ? or 32 ? stereo headphone or stereo line output, or an 8 ? mono speaker. ? monoout: can drive a mono line output or other load down to 10k ? digital dac volume control the signal volume from each dac can be controlled digitally, in the same way as the adc volume (see digital adc volume control). the gain and a ttenuation range is ?127db to 0db in 0.5db steps. the level of attenuation for an eight-bit code x is given by: 0.5 ? (x-255) db for 1 ? x ? 255; mute for x = 0 the ldvu and rdvu control bits control the loading of digital volume control data. when ldvu or rdvu are set to 0, the ldacvol or rdacvol cont rol data is loaded into an intermediate register, but the actual gain does not change. both le ft and right gain settings are updated simultaneously when either ldvu or rdvu are set to 1. register address bit label default description r10 (0ah) left channel digital volume 8 ldvu 0 left dac volume update 0 = store ldacvol in intermediate latch (no gain change) 1 = update left and right channel gains (left = ldacvol, right = intermediate latch) 7:0 ldacvol [7:0] 11111111 ( 0db ) left dac digital volume control 0000 0000 = digital mute 0000 0001 = -127db 0000 0010 = -126.5db ... 0.5db steps up to 1111 1111 = 0db r11 (0bh) right channel digital volume 8 rdvu 0 right dac volume update 0 = store rdacvol in intermediate latch (no gain change) 1 = update left and right channel gains (left = intermediate latch, right = rdacvol) 7:0 rdacvol [7:0] 11111111 ( 0db ) right dac digital volume control similar to ldacvol table 17 digital volume control
wm8750l production data w pd, rev 4.4, august 2012 30 graphic equaliser the wm8750l has a digital graphic equaliser and adaptive bass boost function. this function operates on digital audio data before it is passed to the audio dacs. bass enhancement can take two different forms: ? linear bass control: bass signals are amplifi ed or attenuated by a user programmable gain. this is independent of signal volume, and very high bass gains on loud signals may lead to signal clipping. ? adaptive bass boost: the bass volume is am plified by a variable gain. when the bass volume is low, it is boosted more than when the bass volume is high. this method is recommended because it prevents clipping, and usually sounds more pleasant to the human ear. treble control applies a user programmable gai n, without any adaptive boost function. bass and treble control are completely independent with separately programmable gains and filter characteristics. register address bit label default description r12 (0ch) bass control 7 bb 0 bass boost 0 = linear bass control 1 = adaptive bass boost 6 bc 0 bass filter characteristic 0 = low cutoff (130hz at 48khz sampling) 1 = high cutoff (200hz at 48khz sampling) 3:0 bass [3:0] 1111 (disabled) bass intensity code bb=0 bb=1 0000 +9db 15 (max) 0001 +9db 14 0010 +7.5db 13 0011 +6db 12 0100 +4.5db 11 0101 +3db 10 0110 +1.5db 9 0111 0db 8 1000 -1.5db 7 1001 -3db 6 1010 -4.5db 5 1011 -6db 4 1100 -6db 3 1101 -6db 2 1110 -6db 1 1111 bypass (off) r13 (0dh) treble control 6 tc 0 treble filter characteristic 0 = high cutoff (8khz at 48khz sampling) 1 = low cutoff (4khz at 48khz sampling) 3:0 trbl [3:0] 1111 (disabled) treble intensity 0000 or 0001 = +9db 0010 = +7.5db ? (1.5db steps) 1011 to 1110 = -6db 1111 = disable table 18 graphic equaliser
production data wm8750l w pd, rev 4.4, august 2012 31 digital to analogue converter (dac) after passing through the graphic equaliser filters, digital ?de-emphasis? c an be applied to the audio data if necessary (e.g. when the data comes from a cd with pre-emphasis used in the recording). de- emphasis filtering is available for samp le rates of 48khz, 44.1khz and 32khz. the wm8750l also has a soft mute function, which gradually attenuates the volume of the digital signal to zero. when removed, the gain will return to the original setting. th is function is enabled by default. to play back an audio signal, it must firs t be disabled by setting the dacmu bit to zero. register address bit label default description r5 (05h) adc and dac control 3 dacmu 1 digital soft mute 1 = mute 0 = no mute (signal active) 2:1 deemph [1:0] 00 de-emphasis control 11 = 48khz sample rate 10 = 44.1khz sample rate 01 = 32khz sample rate 00 = no de-emphasis table 19 dac control the digital audio data is converted to oversampl ed bit streams in the on-chip, true 24-bit digital interpolation filters. the bitstream data enters two multi-bit, sigma-delta dacs , which convert them to high quality analogue audio signals. the multi-bit da c architecture reduces high frequency noise and sensitivity to clock jitter. it also uses a dynamic element matching technique for high linearity and low distortion. in normal operation, the left and right channel di gital audio data is converted to analogue in two separate dacs. however, it is also possible to di sable one channel, so that the same signal (left or right) appears on both analogue output channels. additi onally, there is a mono-mix mode where the two audio channels are mixed together digitally and then converted to analogue using only one dac, while the other dac is switched off. the mono-mix signal can be selected to appear on both analogue output channels. the dac output defaults to non-inverted. setting dacinv will invert the dac output phase on both left and right channels. register address bit label default description r23 (17h) additional control (1) 5:4 dmonomix [1:0] 00 dac mono mix 00: stereo 01: mono ((l+r)/2) into dacl, ?0? into dacr 10: mono ((l+r)/2) into dacr, ?0? into dacl 11: mono ((l+r)/2) into dacl and dacr 1 dacinv 0 dac phase invert 0 : non-inverted 1 : inverted table 20 dac mono mix and phase invert select
wm8750l production data w pd, rev 4.4, august 2012 32 output mixers the wm8750l provides the option to mix the dac out put signal with analogue line-in signals from the linput1/2/3, rinput1/2/3 pins or a mono different ial input (linput1 ? rinput1) or (linput2 ? rinput2), selected by ds (see table 5) . the leve l of the mixed-in signals can be controlled with pgas (programmable gain amplifiers). the mono mixer is designed to allow a number of si gnal combinations to be mixed, including the possibility of mixing both the right and left channel s together to produce a mono output. to prevent overloading of the mixer when full-scale dac left and right signals are input, the mixer inputs from the dac outputs each have a fixed gain of -6db. the by pass path inputs to the mono mixer have variable gain as determined by r38/r39 bits [6:4]. register address bit label default description r34 (22h) left mixer (1) 2:0 lmixsel 000 left input selection for output mix 000 = linput1 001 = linput2 010 = linput3 011 = left adc input (after pga / micboost) 100 = differential input r36 (24h) right mixer (1) 2:0 rmixsel 000 right input selection for output mix 000 = rinput1 001 = rinput2 010 = rinput3 011 = right adc input (after pga / micboost) 100 = differential input table 21 output mixer signal selection register address bit label default description r34 (22h) left mixer control (1) 8 ld2lo 0 left dac to left mixer 0 = disable (mute) 1 = enable path 7 li2lo 0 lmixsel signal to left mixer 0 = disable (mute) 1 = enable path 6:4 li2lovol [2:0] 101 (-9db) lmixsel signal to left mixer volume 000 = +6db ? (3db steps) 111 = -15db r35 (23h) left mixer control (2) 8 rd2lo 0 right dac to left mixer 0 = disable (mute) 1 = enable path 7 ri2lo 0 rmixsel signal to left mixer 0 = disable (mute) 1 = enable path 6:4 ri2lovol [2:0] 101 (-9db) rmixsel signal to left mixer volume 000 = +6db ? (3db steps) 111 = -15db table 22 left output mixer control
production data wm8750l w pd, rev 4.4, august 2012 33 register address bit label default description r36 (24h) right mixer control (1) 8 ld2ro 0 left dac to right mixer 0 = disable (mute) 1 = enable path 7 li2ro 0 lmixsel signal to right mixer 0 = disable (mute) 1 = enable path 6:4 li2rovol [2:0] 101 (-9db) lmixsel signal to right mixer volume 000 = +6db ? (3db steps) 111 = -15db r37 (25h) right mixer control (2) 8 rd2ro 0 right dac to right mixer 0 = disable (mute) 1 = enable path 7 ri2ro 0 rmixsel signal to right mixer 0 = disable (mute) 1 = enable path 6:4 ri2rovol [2:0] 101 (-9db) rmixsel signal to right mixer volume 000 = +6db ? (3db steps) 111 = -15db table 23 right output mixer control register address bit label default description r38 (26h) mono mixer control (1) 8 ld2mo 0 left dac to mono mixer 0 = disable (mute) 1 = enable path 7 li2mo 0 lmixsel signal to mono mixer 0 = disable (mute) 1 = enable path 6:4 li2movol [2:0] 101 (-9db) lmixsel signal to mono mixer volume 000 = +6db ? (3db steps) 111 = -15db r39 (27h) mono mixer control (2) 8 rd2mo 0 right dac to mono mixer 0 = disable (mute) 1 = enable path 7 ri2mo 0 rmixsel signal to mono mixer 0 = disable (mute) 1 = enable path 6:4 ri2movol [2:0] 101 (-9db) rmixsel signal to mono mixer volume 000 = +6db ? (3db steps) 111 = -15db table 24 mono output mixer control
wm8750l production data w pd, rev 4.4, august 2012 34 analogue outputs lout1/rout1 outputs the lout1 and rout1 pins can drive a 16 ? or 32 ? headphone or a line output (see headphone output and line output sections, respectively ). the signal volume on lout1 and rout1 can be independently adjusted under software control by writing to lout1vol and rout1vol, respectively. note that gains over 0db may cause clipping if the signal is large. any gain setting below 0101111 (minimum) mutes the output driver. the corresponding output pin remains at the same dc level (the reference voltage on the vref pin), so that no click noise is produced when muting or un- muting. a zero cross detect on the analogue output may also be enabled when changing the gain setting to minimize audible clicks and zipper noise as the gai n updates. if zero cross is enabled a timeout is also available to update the gain if a zero cro ss does not occur. this function may be enabled by setting toen in register r23 (17h). register address bit label default description r2 (02h) lout1 volume 8 lo1vu 0 left volume update 0 = store lout1vol in intermediate latch (no gain change) 1 = update left and right channel gains (left = lout1vol, right = intermediate latch) 7 lo1zc 0 left zero cross enable 1 = change gain on zero cross only 0 = change gain immediately 6:0 lout1vol [6:0] 1111001 (0db) lout1 volume 1111111 = +6db ? (80 steps) 0110000 = -67db 0101111 to 0000000 = analogue mute r3 (03h) rout1 volume 8 ro1vu 0 right volume update 0 = store rout1vol in intermediate latch (no gain change) 1 = update left and right channel gains (left = intermediate latch, right = rout1vol) 7 ro1zc 0 right zero cross enable 1 = change gain on zero cross only 0 = change gain immediately 6:0 rout1vol [6:0] 1111001 rout1 volume similar to lout1vol table 25 lout1/rout1 volume control
production data wm8750l w pd, rev 4.4, august 2012 35 lout2/rout2 outputs the lout2 and rout2 output pins are essentially similar to lout1 and rout1, but they are independently controlled and can also drive an 8 ? mono speaker (see speaker output section). for speaker drive, the rout2 signal must be inverted (rout2inv = 1), so that the left and right channel are mixed to mono in the speaker [l?(-r) = l+r]. register address bit label default description r40 (28h) lout2 volume 8 lo2vu 0 same as lo1vu 7 lo2zc 0 left zero cross enable 1 = change gain on zero cross only 0 = change gain immediately 6:0 lout2vol [6:0] 1111001 (0db) similar to lout1vol r41 (29h) rout2 volume 8 ro2vu 0 same as ro1vu 7 ro2zc 0 right zero cross enable 1 = change gain on zero cross only 0 = change gain immediately 6:0 rout2vol [6:0] 1111001 (0db) similar rout1vol r24 (18h) additional control (2) 4 rout2inv 0 rout2 invert 0 = no inversion (0 ? phase shift) 1 = signal inverted (180 ? phase shift) table 26 lout2/rout2 volume control mono output the monoout pin can drive a mono line output. the signal volume on monoout can be adjusted under software control by writing to moutvol. register address bit label default description r42 (2ah) monoout volume 7 mozc 0 monoout zero cross enable 1 = change gain on zero cross only 0 = change gain immediately 6:0 moutvol [6:0] 1111001 (0db) monoout volume 1111111 = +6db ? (80 steps) 0110000 = -67db 0101111 to 0000000 = analogue mute table 27 monoout volume control
wm8750l production data w pd, rev 4.4, august 2012 36 out3 output the out3 pin can drive a 16 ? or 32 ? headphone or a line output or be used as a dc reference for a headphone output (see headphone output section). it can be selected to either drive out an inverted rout1 or inverted monoout for e.g. an earpiec e drive between out3 and lout1 or differential output between out3 and monoout. out3 can also drive an un-inverted rout1 signal, which originates at the right mixer output before the output pga. out3sw selects the mode of operation required. register address bit label default description r24 (18h) additional control (2) 8:7 out3sw [1:0] 00 out3 select 00 : vref 01 : rout1 signal (volume controlled by rout1vol) 10 : monoout 11 : right mixer output (no volume control through rout1vol) table 28 out3 select enabling the outputs each analogue output of the wm8750l can be separ ately enabled or disabl ed. the analogue mixer associated with each output is powered on or off along with the output pin. all outputs are disabled by default. to save power, unused outputs should remain disabled. outputs can be enabled at any time, except when vr ef is disabled (vr=0), as this may cause pop noise (see ?power management? and ?applic ations information? sections) register address bit label default description r26 (1ah) power management (2) 6 lout1 0 lout1 enable 5 rout1 0 rout1 enable 4 lout2 0 lout2 enable 3 rout2 0 rout2 enable 2 mono 0 monoout enable 1 out3 0 out3 enable note: all ?enable? bits are 1 = on, 0 = off table 29 analogue output control whenever an analogue output is disabled, it remains connected to vref (pin 20) through a resistor. this helps to prevent pop noise when the output is re-enabled. the resistance between vref and each output can be controlled using the vroi bi t in register 27. the default is low (1.5k ? ), so that any capacitors on the outputs can charge up quickly at start-up. if a high impedance is desired for disabled outputs, vroi can then be set to 1, increasing the resistance to about 40k ? . register address bit label default description r27 (1bh) additional (1) 6 vroi 0 vref to analogue output resistance 0: 1.5 k ? 1: 40 k ? table 30 disabled outputs to vref resistance
production data wm8750l w pd, rev 4.4, august 2012 37 headphone switch the rinput3/hpdetect pin can be used as a headphone switch control input to automatically disable the speaker output and enable the headphone output e.g. when a headphone is plugged into a jack socket. in this mode, enabled by setting hpswen, hpdetect switches between headphone and speaker outputs (e.g. when the pin is connect ed to a mechanical switch in the headphone socket to detect plug-in). the hpswpol bit reverses the pin?s polarity. note that the lout1, rout1, lout2 and rout2 bits in register 26 must al so be set for headphone and speaker output (see table 31 and table 32). note: when rinput3/hpdetect is used as the hpdetect input, the th resholds become cmos levels (0.3 avdd / 0.7 avdd). hpswen hpswpol hpdetect (pin23) l/rout1 (reg. 26) l/rout2 (reg. 26) headphone enabled speaker enabled 0 x x 0 0 no no 0 x x 0 1 no yes 0 x x 1 0 yes no 0 x x 1 1 yes yes 1 0 0 x 0 no no 1 0 0 x 1 no yes 1 0 1 0 x no no 1 0 1 1 x yes no 1 1 0 0 x no no 1 1 0 1 x yes no 1 1 1 x 0 no no 1 1 1 x 1 no yes table 31 headphone switch operation register address bit label default description r24 (18h) additional control (2) 6 hpswen 0 headphone switch enable 0 : headphone switch disabled 1 : headphone switch enabled 5 hpswpol 0 headphone switch polarity 0 : hpdetect high = headphone 1 : hpdetect high = speaker table 32 headphone switch lr switch opens with insertion - - lout1 rout1 hpdetect headphone/ speaker switching 33k avdd hpswen = 1 hpswpol = 0 l/rout1 = l/rout2 = 1 figure 11 example headset detection circuit using normally-open switch
wm8750l production data w pd, rev 4.4, august 2012 38 figure 12 example headset detection circuit using normally-closed switch thermal shutdown the speaker and headphone outputs can drive very la rge currents. to protect the wm8750l from overheating a thermal shutdown circ uit is included. if the device te mperature reaches approximately 150 0 c and the thermal shutdown circuit is enabl ed (tsden = 1 ) then the speaker and headphone amplifiers (outputs out1l/r, out2l/r and out3) will be disabled. register address bit label default description r23 (17h) additional control (1) 8 tsden 0 thermal shutdown enable 0 : thermal shutdown disabled 1 : thermal shutdown enabled table 33 thermal shutdown headphone output analogue outputs lout1/rout1, lout2/ rout2, and out3, can drive a 16 ? or 32 ? headphone load, either through dc blocking capacitor s, or dc coupled without any capacitor. headphone output using dc blocking capacitors dc coupled headphone output (out3sw = 00) wm8750l c2 220uf lout1/2 rout1/2 hpgnd = 0v c1 220uf wm8750l lout1/2 rout1/2 out3 = vref figure 13 recommended headphone output configurations when dc blocking capacitors are used, then thei r capacitance and the load resistance together determine the lower cut-off frequency, f c . increasing the capacitance lowers f c , improving the bass response. smaller capacitance va lues will diminish the bass response. assuming a 16 ohm load and c1, c2 = 220 ? f: f c = 1 / 2 ? r l c 1 = 1 / (2 ? x 16 ? x 220 ? f) = 45 hz in the dc coupled configuration, the headphone ?ground? is connected to the out3 pin, which must be enabled by setting out3 = 1 and out3sw = 00. as the out3 pin produces a dc voltage of avdd/2 (=vref), there is no dc offset between lout1/rout1 and out3, and therefore no dc blocking capacitors are required. this saves space and material cost in portable applications. it is recommended to connect the dc coupled headphone outputs only to headphones, and not to the line input of another device. although the built-in s hort circuit protection will prevent any damage to the headphone outputs, such a connection may be noisy, and may not function properly if the other device is grounded.
production data wm8750l w pd, rev 4.4, august 2012 39 speaker output lout2 and rout2 can differentially drive a mono 8 ? speaker as shown below. lout2 rout2 wm8750l rout2inv = 1 v spkr = l-(-r) = l+r -1 left mixer right mixer rout2vol lout2vol figure 14 speaker output connection the right channel is inverted by setting the rout2i nv bit, so that the signal across the loudspeaker is the sum of left and right channels. line output the analogue outputs, lout1/rout1 and lout2/rout2, can be used as line outputs. additionally, out3 and monoout can be used as a stereo li ne-out by setting out3sw=11 (reg. 24) and ensuring the contents of registers 38 and 39 (mono-out mix) are the same as reg. 34 and 35 (left out mix). recommended external components are shown below. agnd agnd line-out socket (left) c1 1uf r1 100 ohm lout1/2 or out3 (out3sw=11) rout1/2 or monoout wm8750l r2 100 ohm line-out socket (right) c2 1uf figure 15 recommended circuit for line output the dc blocking capacitors and the load resistance together determine the lower cut-off frequency, f c . assuming a 10 kohm load and c1, c2 = 1 ? f: f c = 1 / 2 ? (r l +r 1 ) c 1 = 1 / (2 ? x 10.1k ? x 1 ? f) = 16 hz increasing the capacitance lowers f c , improving the bass response. smaller values of c1 and c2 will diminish the bass response. the function of r1 and r2 is to protect the line outputs from damage when used improperly.
wm8750l production data w pd, rev 4.4, august 2012 40 digital audio interface the digital audio interface is used for inputti ng dac data into the wm8750l and outputting adc data from it. it uses five pins: ? adcdat: adc data output ? adclrc: adc data alignment clock ? dacdat: dac data input ? daclrc: dac data alignment clock ? bclk: bit clock, for synchronisation the clock signals bclk, adclrc and daclrc c an be outputs when the wm8750l operates as a master, or inputs when it is a slave (see master and slave mode operation, below). four different audio data formats are supported: ? left justified ? right justified ? i 2 s ? dsp mode all four of these modes are msb first. they are de scribed in audio data formats, below. refer to the electrical characteristic se ction for timing information. master and slave mode operation the wm8750l can be configured as either a master or slave mode device. as a master device the wm8750l generates bclk, adclrc and daclrc and t hus controls sequencing of the data transfer on adcdat and dacdat. in slave mode, the wm8750l responds with data to clocks it receives over the digital audio interface. the m ode can be selected by writing to the ms bit (see table 23). master and slave modes are illustrated below. bclk adcdat adclrc dacdat daclrc wm8750 codec dsp encoder/ decoder note: the adc and dac can run at different sample rates bclk adcdat adclrc dacdat daclrc wm8750 codec dsp encoder/ decoder note: the adc and dac can run at different sample rates figure 16 master mode figure 17 slave mode note: for optimum adc audio performance in slav e mode, the bclk input signal edge should coincide with the falling edge of mclk. note that the adcdat output pin may be either logic ?1? or logic ?0? at power-up until data is clocked out from the adc. it is recommended to ensure that any external connection to the adcdat pin is compatible with the adcdat output pin being dr iven either high or low by the wm8750l until adc data is clocked out. alternatively, the adcdat pin can be tri-stated by setting the tri bit in register r24 (see table 35).
production data wm8750l w pd, rev 4.4, august 2012 41 audio data formats in left justified mode, the msb is available on the first rising edge of bclk following a lrclk transition. the other bits up to the lsb are then transmitted in order. depending on word length, bclk frequency and sample rate, there may be unus ed bclk cycles before each lrclk transition. figure 18 left justified audio interface (assuming n-bit word length) in right justified mode, the lsb is availabl e on the last rising edge of bclk before a lrclk transition. all other bits are transmitted bef ore (msb first). depending on word length, bclk frequency and sample rate, there may be unused bc lk cycles after each lrclk transition. figure 19 right justified audio interface (assuming n-bit word length)
wm8750l production data w pd, rev 4.4, august 2012 42 in i 2 s mode, the msb is available on the second ri sing edge of bclk following a lrclk transition. the other bits up to the lsb are then transmi tted in order. depending on word length, bclk frequency and sample rate, there may be unused bclk cycles between the lsb of one sample and the msb of the next. figure 20 i 2 s justified audio interface (assuming n-bit word length) in dsp/pcm mode, the left channel msb is available on either the 1 st (mode b) or 2 nd (mode a) rising edge of bclk (selectable by lrp) fo llowing a rising edge of lrc. right channel data immediately follows left channel data. depending on word length, bclk frequency and sample rate, there may be unused bclk cycles between the lsb of the right channel data and the next sample. in device master mode, the lrc output will resemble the frame pulse shown in figure 21 and figure 22. in device slave mode, figure 23 and figure 24, it is possible to use any length of frame pulse less than 1/fs, providing the falling edge of the frame pulse occurs greater than one bclk period before the rising edge of the next frame pulse. figure 21 dsp/pcm mode audio interface (mode a, lrp=0, master)
production data wm8750l w pd, rev 4.4, august 2012 43 figure 22 dsp/pcm mode audio interface (mode b, lrp=1, master) figure 23 dsp/pcm mode audio interface (mode a, lrp=0, slave) figure 24 dsp/pcm mode audio interface (mode b, lrp=0, slave)
wm8750l production data w pd, rev 4.4, august 2012 44 audio interface control the register bits controlling audio format, word length and master / slave mode are summarised in table 34. ms selects audio interface operation in master or slave mode. in master mode bclk, adclrc and daclrc are outputs. the frequency of adclrc and daclrc is set by the sample rate control bits sr[4:0] and usb. in sl ave mode bclk, adclrc and daclrc are inputs. register address bit label default description r7 (07h) digital audio interface format 7 bclkinv 0 bclk invert bit (for master and slave modes) 0 = bclk not inverted 1 = bclk inverted 6 ms 0 master / slave mode control 1 = enable master mode 0 = enable slave mode 5 lrswap 0 left/right channel swap 1 = swap left and right dac data in audio interface 0 = output left and right data as normal 4 lrp 0 right, left and i2s modes ? lrclk polarity 1 = invert lrclk polarity 0 = normal lrclk polarity dsp mode ? mode a/b select 1 = msb is available on 1st bclk rising edge after lrc rising edge (mode b) 0 = msb is available on 2nd bclk rising edge after lrc rising edge (mode a) 3:2 wl[1:0] 10 audio data word length 11 = 32 bits (see note) 10 = 24 bits 01 = 20 bits 00 = 16 bits 1:0 format[1:0] 10 audio data format select 11 = dsp mode 10 = i 2 s format 01 = left justified 00 = right justified table 34 audio data format control notes: 1. the bclk invert function (bclkinv) is not supported by the adc output in master or slave modes. inverted bclk operation (bclkinv=1 ) is only supported for dac-only modes. 2. in right-justified mode, 32-bi t word length is not supported 3. in right justified mode, 16-bit and 20- bit word length is only supported if dcvdd 1.5v
production data wm8750l w pd, rev 4.4, august 2012 45 audio interface output tristate register bit tri, register 24(18h) bit[3] can be us ed to tristate the adcdat pin and switch adclrc, daclrc and bclk to inputs. in slave mode (master=0) adclrc, daclrc and bclk are by default configured as inputs and only adcda t will be tri-stated, (see table 35). register address bit label default description r24(18h) additional control (2) 3 tri 0 tristates adcdat and switches adclrc, daclrc and bclk to inputs. 0 = adcdat is an output, adclrc, daclrc and bclk are inputs (slave mode) or outputs (master mode) 1 = adcdat is tristated, adclrc, daclrc and bclk are inputs table 35 tri-stating the audio interface master mode adclrc and daclrc enable in master mode, by default adclrc is disabled when the adc is disabl ed and daclrc is disabled when the dac is disabled. register bit lrcm, regi ster 24(18h) bit[2] changes the control so that the adclrc and daclrc are disabled only when adc and da c are disabled. this enables the user to use e.g. adclrc for both adc and dac lrclk and disable the adc when dac only operation is required, (see table 36). register address bit label default description r24(18h) additional control (2) 2 lrcm 0 selects disable mode for adclrc and daclrc 0 = adclrc disabled when adc (left and right) disabled, da clrc disabled when dac (left and right) disabled. 1 = adclrc and daclrc disabled only when adc (left and right) and dac (left and right) are disabled. table 36 adclrc/daclrc enable bit clock mode the default master mode bit clock generator produces a bit clock frequency based on the sample rate and input mclk frequency as shown in table 40. when enabled by setting the appropriate bcm[1:0] bits, the bit clock mode (bcm) f unction overrides the default mast er mode bit clock generator to produce the bit clock frequency shown in the table below: register address bit label default description r8 (08h) clocking and sample rate control 8:7 bcm[1:0] 00 bclk frequency 00 = bcm function disabled 01 = mclk/4 10 = mclk/8 11 = mclk/16 table 37 master mode bclk frequency control the bcm mode bit clock generator produces 16 or 24 bi t clock cycles per sample. the number of bit clock cycles per sample in this mode is determined by the word length bits (wl[1:0]) in the digital audio interface format register (r7). when these bi ts are set to 00, there will be 16 bit clock cycles per sample. when these bits are set to 01, 10 or 11, there will be 24 bit clock cycles per sample. please refer to figure 25.
wm8750l production data w pd, rev 4.4, august 2012 46 the bcm generator uses the adclrc signal, hence the adclrc signal must be enabled when using bit clock mode. to enable the adclrc signal , either the adc must be powered up or, if the adc is not in use, the lrcm bit must be set to enable both the adclrc and daclrc signals when either the adc or the dac is enabled. note that, when the bcm function is enabl ed, the following restrictions apply: 1. the bit clock invert (bclki nv) function is not available. 2. the dac and adc must be operated at the same sample rate. 3. dsp mode-b digital audio interface mode is not available and must not be selected. figure 25 bit clock mode note: the shaded bit clock cycles are present only w hen 24-bit mode is selected. please refer to the "bit clock mode" description for details. clock output by default adclrc (pin 9) is the adc word clock input/output. under the control of adclrm[1:0], register 27(1bh) bits [8:7] the adclrc pin may be configured as a clock output. if adclrm is 01, 10 or 11 then adclrc pin is always an output even in slave mode or when tri = ?1?, (see table 38). the adc then uses the daclrc pin as it s lrclk in both master and slave modes. register address bit label default description r27(1bh) additional control (3) 8:7 adclrm [1:0] 00 configures adclrc pin 00 = adclrc is adc word clock input (slave mode) or adclrc output (master mode) 01 = adclrc pin is mclk output 10 = adclrc pin is mclk / 5.5 output 11 = adclrc pin is mclk / 6 output table 38 adclrc clock output
production data wm8750l w pd, rev 4.4, august 2012 47 clocking and sample rates the wm8750l supports a wide range of master clock frequencies on the mclk pin, and can generate many commonly used audio sample rates directly from the master clock. the adc and dac do not need to run at the same sample rate; se veral different combinations are possible. there are two clocking modes: ? ?normal? mode supports master clocks of 128f s , 192f s , 256f s , 384f s , and their multiples (note: f s refers to the adc or dac sample rate, whichever is faster) ? usb mode supports 12mhz or 24mhz master clocks. this mode is intended for use in systems with a usb interface, and eliminates the need for an external pll to generate another clock frequency for the audio codec. register address bit label default description r8 (08h) clocking and sample rate control 6 clkdiv2 0 master clock divide by 2 1 = mclk is divided by 2 0 = mclk is not divided 5:1 sr [4:0] 00000 sample rate control 0 usb 0 clocking mode select 1 = usb mode 0 = ?normal? mode table 39 clocking and sample rate control the clocking of the wm8750l is controlled using the clkdiv2, usb, and sr control bits. setting the clkdiv2 bit divides mclk by two internally. the usb bit selects between ?normal? and usb mode. each value of sr[4:0] selects one combination of mclk division ratios and hence one combination of sample rates (see next page). since all sample rate s are generated by dividing mclk, their accuracy depends on the accuracy of mclk. if mclk changes, the sample rates change proportionately. note that some sample rates (e.g. 44.1khz in usb mode) are approximated, i.e. they differ from their target value by a very small amount. this is not audible, as the maximu m deviation is only 0.27% (8.0214khz instead of 8khz in usb mode). by co mparison, a half-tone step corresponds to a 5.9% change in pitch. the sr[4:0] bits must be set to configure the appr opriate adc and dac sample rates in both master and slave mode. note: when the adc is configured at a sample rate of 88.2khz, 88.235khz or 96khz (see table 40), the right channel adc data will be delayed by one sample with respect to the left channel data.
wm8750l production data w pd, rev 4.4, august 2012 48 mclk clkdiv2=0 mclk clkdiv2=1 adc sample rate (adclrc) dac sample rate (daclrc) usb sr [4:0] filter type bclk (ms=1) ?normal? clock mode (?*? indicates backward compatibility with wm8731) 12.288 mhz 24.576 mhz 8 khz (mclk/1536) 8 khz (mclk/1536) 0 00110 * 1 mclk/4 8 khz (mclk/1536) 48 khz (mclk/256) 0 00100 * 1 mclk/4 12 khz (mclk/1024) 12 khz (mclk/1024) 0 01000 1 mclk/4 16 khz (mclk/768) 16 khz (mclk/768) 0 01010 1 mclk/4 24 khz (mclk/512) 24 khz (mclk/512) 0 11100 1 mclk/4 32 khz (mclk/384) 32 khz (mclk/384) 0 01100 * 1 mclk/4 48 khz (mclk/256) 8 khz (mclk/1536) 0 00010 * 1 mclk/4 48 khz (mclk/256) 48 khz (mclk/256) 0 00000 * 1 mclk/4 96 khz (mclk/128) 96 khz (mclk/128) 0 01110 * 3 mclk/2 11.2896mhz 22.5792mhz 8.0182 khz (mclk/1408) 8.0182 khz (mclk/1408) 0 10110 * 1 mclk/4 8.0182 khz (mclk/1408) 44.1 khz (mclk/256) 0 10100 * 1 mclk/4 11.025 khz (mclk/1024) 11.025 khz (mclk/1024) 0 11000 1 mclk/4 22.05 khz (mclk/512) 22.05 khz (mclk/512) 0 11010 1 mclk/4 44.1 khz (mclk/256) 8.0182 khz (mclk/1408) 0 10010 * 1 mclk/4 44.1 khz (mclk/256) 44.1 khz (mclk/256) 0 10000 * 1 mclk/4 88.2 khz (mclk/128) 88.2 khz (mclk/128) 0 11110 * 3 mclk/2 18.432mhz 36.864mhz 8 khz (mclk/2304) 8 khz (mclk/2304) 0 00111 * 1 mclk/6 8 khz (mclk/2304) 48 khz (mclk/384) 0 00101 * 1 mclk/6 12 khz (mclk/1536) 12 khz (mclk/1536) 0 01001 1 mclk/6 16khz (mclk/1152) 16 khz (mclk/1152) 0 01011 1 mclk/6 24khz (mclk/768) 24 khz (mclk/768) 0 11101 1 mclk/6 32 khz (mclk/576) 32 khz (mclk/576) 0 01101 * 1 mclk/6 48 khz (mclk/384) 48 khz (mclk/384) 0 00001 * 1 mclk/6 48 khz (mclk/384) 8 khz (mclk/2304) 0 00011 * 1 mclk/6 96 khz (mclk/192) 96 khz (mclk/192) 0 01111 * 3 mclk/3 16.9344mhz 33.8688mhz 8.0182 khz (mclk/2112) 8.0182 khz (mclk/2112) 0 10111 * 1 mclk/6 8.0182 khz (mclk/2112) 44.1 khz (mclk/384) 0 10101 * 1 mclk/6 11.025 khz (mclk/1536) 11.025 khz (mclk/1536) 0 11001 1 mclk/6 22.05 khz (mclk/768) 22.05 khz (mclk/768) 0 11011 1 mclk/6 44.1 khz (mclk/384) 8.0182 khz (mclk/2112) 0 10011 * 1 mclk/6 44.1 khz (mclk/384) 44.1 khz (mclk/384) 0 10001 * 1 mclk/6 88.2 khz (mclk/192) 88.2 khz (mclk/192) 0 11111 * 3 mclk/3 usb mode (?*? indicates backward compatibility with wm8731) 12.000mhz 24.000mhz 8 khz (mclk/1500) 8 khz (mclk/1500) 1 00110 * 0 mclk 8 khz (mclk/1500) 48 khz (mclk/250) 1 00100 * 0 mclk 8.0214 khz (mclk/1496) 8.0214khz (mclk/1496) 1 10111 * 1 mclk 8.0214 khz (mclk/1496) 44.118 khz (mclk/272) 1 10101 * 1 mclk 11.0259 khz (mclk/1088) 11.0259khz (mclk/1088) 1 11001 1 mclk 12 khz (mclk/1000) 12 khz (mclk/1000) 1 01000 0 mclk 16khz (mclk/750) 16khz (mclk/750) 1 01010 0 mclk 22.0588khz (mclk/544) 22.0588khz (mclk/544) 1 11011 1 mclk 24khz (mclk/500) 24khz (mclk/500) 1 11100 0 mclk 32 khz (mclk/375) 32 khz (mclk/375) 1 01100 * 0 mclk 44.118 khz (mclk/272) 8.0214khz (mclk/1496) 1 10011 * 1 mclk 44.118 khz (mclk/272) 44.118 khz (mclk/272) 1 10001 * 1 mclk 48 khz (mclk/250) 8 khz (mclk/1500) 1 00010 * 0 mclk 48 khz (mclk/250) 48 khz (mclk/250) 1 00000 * 0 mclk 88.235khz (mclk/136) 88.235khz (mclk/136) 1 11111 * 3 mclk 96 khz (mclk/125) 96 khz (mclk/125) 1 01110 * 2 mclk table 40 master clock and sample rates
production data wm8750l w pd, rev 4.4, august 2012 49 control interface selection of control mode the wm8750l is controlled by writing to registers th rough a serial control interface. a control word consists of 16 bits. the fi rst 7 bits (b15 to b9) are address bits t hat select which control register is accessed. the remaining 9 bits (b8 to b0) are dat a bits, corresponding to the 9 bits in each control register. the control interface can operate as either a 3-wire or 2-wire mpu interface. the mode pin selects the interface format. mode interface format low 2 wire high 3 wire table 41 control interface mode selection 3-wire serial control mode in 3-wire mode, every rising edge of sclk clocks in one data bit from the sdin pin. a rising edge on csb latches in a complete control wo rd consisting of the last 16 bits. b15 b14 b13 b12 b11 b10 b9 b8 b7 b6 b5 b4 b3 b2 b1 b0 sdin sclk csb control register address control register data bits latch figure 26 3-wire serial control interface 2-wire serial control mode the wm8750l supports software control via a 2-wire serial bus. many devices can be controlled by the same bus, and each device has a unique 7-bit address (this is not the same as the 7-bit address of each register in the wm8750l). the wm8750l operates as a slave devic e only. the controller indicates the start of data transfer with a high to low transition on sdin while sclk rema ins high. this indicates that a device address and data will follow. all devices on the 2-wire bus res pond to the start condition and shift in the next eight bits on sdin (7-bit address + read/write bit, msb first). if the device address received matches the address of the wm8750l and the r/w bit is ?0?, i ndicating a write, then the wm8750l responds by pulling sdin low on the next clock pulse (ack). if the address is not recognised or the r/w bit is ?1?, the wm8750l returns to the idle condition and wait for a new start condition and valid address. once the wm8750l has acknowledged a correct address, t he controller sends the first byte of control data (b15 to b8, i.e. the wm8750l register address pl us the first bit of register data). the wm8750l then acknowledges the first data byte by pulling sdin low for one clock pulse. the controller then sends the second byte of control data (b7 to b0, i. e. the remaining 8 bits of register data), and the wm8750l acknowledges again by pulling sdin low. the transfer of data is complete when there is a lo w to high transition on sdin while sclk is high. after receiving a complete address and data sequence the wm8750l returns to the idle state and waits for another start condition. if a start or stop condition is detected out of sequence at any point during data transfer (i.e. sdin changes while sclk is high), the device jumps to the idle condition.
wm8750l production data w pd, rev 4.4, august 2012 50 sdin sclk register address and 1st register data bit device address (7 bits) rd / wr bit ack (low) control byte 1 (bits 15 to 8) control byte 2 (bits 7 to 0) remaining 8 bits of register data stop start ack (low) ack (low) figure 27 2-wire serial control interface the wm8750l has two possible device addresses, which can be selected using the csb pin. csb state device address low 0011010 (0 x 34h) high 0011011 (0 x 36h) table 42 2-wire mpu interface address selection power supplies the wm8750l can use up to four separate power supplies: ? avdd / agnd: analogue supply, powers all analogue functions except the headphone drivers. avdd can range from 1.8v to 3.6v and has t he most significant impact on overall power consumption (except for power consumed in the headphone). a large avdd slightly improves audio quality. ? hpvdd / hpgnd: headphone supply, powers the headphone drivers. hpvdd is normally tied to avdd, but it requires separate layout and dec oupling capacitors to curb harmonic distortion. if hpvdd is lower than avdd, the output signal may be clipped. ? dcvdd: digital core supply, powers all digital functions except the audi o and control interfaces. dcvdd can range from 1.42v to 3.6v, and has no effect on audio quality. the return path for dcvdd is dgnd, which is shared with dbvdd. ? dbvdd: digital buffer supply, powers the audio and control interface buffers. this makes it possible to run the digital core at very low voltages, saving power, while interfacing to other digital devices using a higher voltage. dbv dd draws much less power than dcvdd, and has no effect on audio quality. dbvdd can range from 1.8v to 3.6v. the return path for dbvdd is dgnd, which is shared with dcvdd. it is possible to use the same supply voltage on all four. however, digital and analogue supplies should be routed and decoupled separatel y to keep digital switching noise out of the analogue signal paths.
production data wm8750l w pd, rev 4.4, august 2012 51 power management the wm8750l has two control registers that allow us ers to select which functions are active. for minimum power consumption, unused functions should be di sabled. to avoid any pop or click noise, it is important to enable or dis able functions in the correct order (see applications information). vmidsel is the enable for the vmid reference, which defaults to dis abled and can be enabled as a 50k ? potential divider or, for low power maintenance of vref when all other blocks are disabled, as a 500k ? potential divider. register address bit label default description r25 (19h) power management (1) 8:7 vmidsel 00 vmid divider enable and select 00 ? vmid disabled (for off mode) 01 ? 50k ? divider enabled (for playback/record) 10 ? 500k ? divider enabled (for low-power standby) 11 ? 5k ? divider enabled (for fast start-up) 6 vref 0 vref (necessary for all other functions) 0 = power down 1 = power up 5 ainl 0 analogue in pga left 0 = power down 1 = power up 4 ainr 0 analogue in pga right 0 = power down 1 = power up 3 adcl 0 adc left 0 = power down 1 = power up 2 adcr 0 adc right 0 = power down 1 = power up 1 micb 0 micbias 0 = power down 1 = power up r26 (1ah) power management (2) 8 dacl 0 dac left 0 = power down 1 = power up 7 dacr 0 dac right 0 = power down 1 = power up 6 lout1 0 lout1 output buffer* 0 = power down 1 = power up 5 rout1 0 rout1 output buffer* 0 = power down 1 = power up 4 lout2 0 lout2 output buffer* 0 = power down 1 = power up 3 rout2 0 rout2 output buffer* 0 = power down 1 = power up 2 mono 0 monoout output buffer and mono mixer 0 = power down 1 = power up
wm8750l production data w pd, rev 4.4, august 2012 52 register address bit label default description 1 out3 0 out3 output buffer 0 = power down 1 = power up * the left mixer is enabled when lout1=1 or lout2=1. the right mixer is enabled when rout1=1 or rout2=1. table 43 power management stopping the master clock in order to minimise power consumed in the digi tal core of the wm8750l, the master clock may be stopped in standby and off modes. if this cannot be done externally at the clock source, the digenb bit (r25, bit 0) can be set to stop the mc lk signal from propagating into the device core. in standby mode, setting digenb will typically pr ovide an additional power saving on dcvdd of 20ua. however, since setting digenb has no effect on t he power consumption of other system components external to the wm8750l, it is preferable to disable the master clock at its s ource wherever possible. register address bit label default description r25 (19h) additional control (1) 0 digenb 0 master clock disable 0: master clock enabled 1: master clock disabled table 44 master clock disable note: before digenb can be set, the control bits adcl, adcr, dacl and dacr must be set to zero and a waiting time of 1ms must be observed. any failure to follow this procedure may prevent dacs and adcs from re-starting correctly. saving power by reducing oversampling rate the default mode of operation of the adc and dac di gital filters is in 128x oversampling mode. under the control of adcosr and dacosr the oversampling rate may be halved. this will result in a slight decrease in noise performance but will also reduce the power consumption of the device. in usb mode adcosr must be set to 0, i.e. 128x oversampling. register address bit label default description r24 (18h) additional control (2) 1 adcosr 0 adc oversample rate select 1 = 64x (lowest power) 0 = 128x (best snr) 0 dacosr 0 dac oversample rate select 1 = 64x (lowest power) 0 = 128x (best snr) table 45 adc and dac oversampling rate selection adcosr set to ?1?, 64x oversample mode, is not supported in usb mode (usb=1).
production data wm8750l w pd, rev 4.4, august 2012 53 saving power at higher supply voltages the analogue supplies to the wm8750l can run from 1. 8v to 3.6v. by default, all analogue circuitry on the device is optimized to run at 3.3v. this se t-up is also good for all other supply voltages down to 1.8v. at lower voltages, performance can be impr oved by increasing the bias current. if low power operation is preferred the bias current can be left at the default setting. this is controlled as shown below. register address bit label default description r23 (17h) additional control(1) 7:6 vsel [1:0] 11 analogue bias optimization 00: highest bias current, optimized for avdd=1.8v 01: bias current optimized for avdd=2.5v 1x: lowest bias current, optimized for avdd=3.3v table 46 analogue bias selection
wm8750l production data w pd, rev 4.4, august 2012 54 register map the wm8750l control registers are listed below. note that onl y the register addresses described here should be accessed; writing to other addresses may result in undefined behaviour. register bits that are not documented should not be changed from the default values. register address (bit 15 ? 9) remarks bit[8] bit[7] bit[6] bit[5] bit[4] bit[3] bit[2] bit[1] bit[0] default page ref r0 (00h) 0000000 left input volume livu linmute lizc linvol 010010111 22 r1 (01h) 0000001 right input volume rivu rinmute rizc rinvol 010010111 22 r2 (02h) 0000010 lout1 volume lo1vu lo1zc lout1vol[6:0] 001111001 34 r3 (03h) 0000011 rout1 volume ro1vu ro1zc rout1vol[6:0] 001111001 34 r5 (05h) 0000101 adc & dac c ontrol adcdiv2 dacdiv2 a dcpol[1:0] hpor dacmu d eemph[1:0] adchpd 000001000 23, 28, 31 r7 (07h) 0000111 audio interface 0 bclkinv ms lrswap lrp wl[1:0] format[1:0] 000001010 44 r8 (08h) 0001000 sample rate bcm[1:0] clkdiv2 sr[4:0] usb 000000000 45, 47 r10 (0ah) 0001010 left dac volume ldvu ldacvol[7:0] 011111111 29 r11 (0bh) 0001011 right dac volume rdvu rdacvol[7:0] 011111111 29 r12 (0ch) 0001100 bass control 0 bb bc 0 0 bass[3:0] 000001111 30 r13 (0dh) 0001101 treble control 0 0 tc 0 0 trbl[3:0] 000001111 30 r15 (0fh) 0001111 reset writing to this register resets all registers to their default state not reset - r16 (10h) 0010000 3d c ontrol 0 mode3d 3duc 3dlc 3ddepth[3:0] 3den 000000000 28 r17 (11h) 0010001 alc1 alcsel[1:0] maxgain[2:0] alcl[3:0] 001111011 26 r18 (12h) 0010010 alc2 0 alczc 0 0 0 hld[3:0] 000000000 26 r19 (13h) 0010011 alc3 0 dcy[3:0] atk[3:0] 000110010 26 r20 (14h) 0010100 noise gate 0 ngth[4:0] ngg[1:0] ngat 000000000 27 r21 (15h) 0010101 left adc volume lavu ladcvol[7:0] 011000011 24 r22 (16h) 0010110 right adc volume ravu radcvol[7:0] 011000011 24 r23 (17h) 0010111 additional control(1) tsden vsel[1:0] dmonomix[1:0] datsel[1:0] dacinv toen 011000000 20, 22, 31, 38, 53 r24 (18h) 0011000 additional control(2) out3sw[1:0] hpswen hpswpol rout2inv tri lrcm adcosr dacosr 000000000 35, 36, 37, 45, 45, 52 r25 (19h) 0011001 pwr mgmt (1) vm idsel[1:0] vref ainl ainr a dcl adcr micb digenb 000000000 52, 52 r26 (1ah) 0011010 pwr mgmt (2) dacl dacr lout1 rout1 lout2 rout2 mono out3 0 000000000 52 r27 (1bh) 0011011 additional control (3) adclrm[1:0] vroi hpflren 0 0 0 0 0 000000000 23, 36, 46 r31 (1fh) 0011111 adc input mode ds monomix[1:0] rdcm ldcm 0 0 0 0 000000000 19, 20, 20 r32 (20h) 0100000 adcl signal path 0 linsel[1:0] lmicboost[1:0] 0 0 0 0 000000000 19 r33 (21h) 0100001 adcr si gnal path 0 rinsel[1:0] rmic boost[1:0] 0 0 0 0 000000000 19 r34 (22h) 0100010 left out mix (1) ld2lo li2lo li2lovol[2:0] 0 lmixsel[2:0] 001010000 32, 32 r35 (23h) 0100011 left out mix (2) rd2lo ri2lo ri2lovol[2:0] 0 0 0 0 001010000 32 r36 (24h) 0100100 right out mix (1) ld2ro li2ro li2rovol[2:0] 0 rmixsel[2:0] 001010000 32, 33 r37 (25h) 0100101 right out mix (2) rd2ro ri2ro ri2rovol[2:0] 0 0 0 0 001010000 33 r38 (26h) 0100110 mono out mix (1) ld2mo li2mo li2movol[2:0] 0 0 0 0 001010000 33 r39 (27h) 0100111 mono out mix (2) rd2mo ri2mo ri2movol[2:0] 0 0 0 0 001010000 33 r40 (28h) 0101000 lout2 volume lo2vu lo2zc lout2vol[6:0] 001111001 35 r41 (29h) 0101001 rout2 volume ro2vu ro2zc rout2vol[6:0] 001111001 35 r42 (2ah) 0101010 monoout volume 0 mozc moutvol[6:0] 001111001 35
production data wm8750l w pd, rev 4.4, august 2012 55 digital filter characteristics the adc and dac employ different digital filters. ther e are 4 types of digital filter, called type 0, 1, 2 and 3. the performance of types 0 and 1 is listed in the table below, the responses of all filters is shown in the proceeding pages. parameter test conditions min typ max unit adc filter type 0 (usb mode, 250fs operation) passband +/- 0.05db 0 0.416fs -6db 0.5fs passband ripple +/- 0.05 db stopband 0.584fs stopband attenuation f > 0.584fs -60 db adc filter type 1 (usb mode, 272fs or normal mode operation) passband +/- 0.05db 0 0.4535fs -6db 0.5fs passband ripple +/- 0.05 db stopband 0.5465fs stopband attenuation f > 0.5465fs -60 db high pass filter corner frequency -3db 3.7 hz -0.5db 10.4 -0.1db 21.6 dac filter type 0 (usb mode, 250fs operation) passband +/- 0.03db 0 0.416fs -6db 0.5fs passband ripple +/-0.03 db stopband 0.584fs stopband attenuation f > 0.584fs -50 db dac filter type 1 (usb mode, 272fs or normal mode operation) passband +/- 0.03db 0 0.4535fs -6db 0.5fs passband ripple +/- 0.03 db stopband 0.5465fs stopband attenuation f > 0.5465fs -50 db table 47 digital filter characteristics dac filters adc filters mode group delay mode group delay 0 (250 usb) 11/fs 0 (250 usb) 13/fs 1 (256/272) 16/fs 1 (256/272) 23/fs 2 (250 usb, 96k mode) 4/fs 2 (250 usb, 96k mode) 4/fs 3 (256/272, 88.2/96k mode) 3/fs 3 (256/272, 88.2/96k mode) 5/fs table 48 adc/dac digital filters group delay terminology 1. stop band attenuation (db) ? the degree to which the frequency spectrum is attenuated (outside audio band) 2. pass-band ripple ? any variation of t he frequency response in the pass-band region
wm8750l production data w pd, rev 4.4, august 2012 56 dac filter responses -100 -80 -60 -40 -20 0 0 0.5 1 1.5 2 2.5 3 response (db) frequency (fs) -0.06 -0.05 -0.04 -0.03 -0.02 -0.01 0 0.01 0.02 0 0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5 response (db) frequency (fs) figure 28 dac digital filter frequency response ? type 0 figure 29 dac digital filter ripple ? type 0 -100 -80 -60 -40 -20 0 0 0.5 1 1.5 2 2.5 3 response (db) frequency (fs) -0.06 -0.05 -0.04 -0.03 -0.02 -0.01 0 0.01 0.02 0 0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5 response (db) frequency (fs) figure 30 dac digital filter frequency response ? type 1 figure 31 dac digital filter ripple ? type 1 -100 -80 -60 -40 -20 0 0 0.5 1 1.5 2 2.5 3 response (db) frequency (fs) -0.06 -0.05 -0.04 -0.03 -0.02 -0.01 0 0.01 0.02 0 0.05 0.1 0.15 0.2 0.25 response (db) frequency (fs) figure 32 dac digital filter frequency response ? type 2 figure 33 dac digital filter ripple ? type 2
production data wm8750l w pd, rev 4.4, august 2012 57 -100 -80 -60 -40 -20 0 0 0.5 1 1.5 2 2.5 3 response (db) frequency (fs) -0.25 -0.2 -0.15 -0.1 -0.05 0 0.05 0.1 0.15 0.2 0.25 0 0.05 0.1 0.15 0.2 0.25 response (db) frequency (fs) figure 34 dac digital filter frequency response ? type 3 figure 35 dac digital filter ripple ? type 3 adc filter responses -100 -80 -60 -40 -20 0 0 0.5 1 1.5 2 2.5 3 response (db) frequency (fs) -0.04 -0.03 -0.02 -0.01 0 0.01 0.02 0.03 0.04 0 0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5 response (db) frequency (fs) figure 36 adc digital filter frequency response ? type 0 figure 37 adc digital filter ripple ? type 0 -100 -80 -60 -40 -20 0 0 0.5 1 1.5 2 2.5 3 response (db) frequency (fs) -0.06 -0.05 -0.04 -0.03 -0.02 -0.01 0 0.01 0.02 0 0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5 response (db) frequency (fs) figure 38 adc digital filter frequency response ? type 1 figure 39 adc digital filter ripple ? type 1
wm8750l production data w pd, rev 4.4, august 2012 58 -100 -80 -60 -40 -20 0 0 0.5 1 1.5 2 2.5 3 response (db) frequency (fs) -0.25 -0.2 -0.15 -0.1 -0.05 0 0.05 0.1 0.15 0.2 0.25 0 0.05 0.1 0.15 0.2 0.25 response (db) frequency (fs) figure 40 adc digital filter frequency response ? type 2 figure 41 adc digital filter ripple ? type 2 -100 -80 -60 -40 -20 0 0 0.5 1 1.5 2 2.5 3 response (db) frequency (fs) -0.25 -0.2 -0.15 -0.1 -0.05 0 0.05 0.1 0.15 0.2 0.25 0 0.05 0.1 0.15 0.2 0.25 response (db) frequency (fs) figure 42 adc digital filter frequency response ? type 2 figure 43 adc digital filter ripple ? type 3 de-emphasis filter responses -10 -8 -6 -4 -2 0 0 2000 4000 6000 8000 10000 12000 14000 16000 response (db) frequency (fs) -0.4 -0.3 -0.2 -0.1 0 0.1 0.2 0.3 0.4 0 2000 4000 6000 8000 10000 12000 14000 16000 response (db) frequency (fs) figure 44 de-emphasis frequency response (32khz) figure 45 de-emphasis error (32khz)
production data wm8750l w pd, rev 4.4, august 2012 59 -10 -8 -6 -4 -2 0 0 5000 10000 15000 20000 response (db) frequency (fs) -0.4 -0.3 -0.2 -0.1 0 0.1 0.2 0.3 0.4 0 5000 10000 15000 20000 response (db) frequency (fs) figure 46 de-emphasis frequency response (44.1khz) figure 47 de-emphasis error (44.1khz) -10 -8 -6 -4 -2 0 0 5000 10000 15000 20000 response (db) frequency (fs) -0.4 -0.3 -0.2 -0.1 0 0.1 0.2 0.3 0.4 0 5000 10000 15000 20000 response (db) frequency (fs) figure 48 de-emphasis frequency response (48khz) figure 49 de-emphasis error (48khz) highpass filter the wm8750l has a selectable digital highpass filter in the adc f ilter path to remove dc offsets. the filter response is characterised by the following polynomial: 1 - z -1 1 - 0.9995z -1 h(z) = -15 -10 -5 0 0 0.0005 0.001 0.0015 0.002 response (db) frequency (fs) figure 50 adc highpass filter response
wm8750l production data w pd, rev 4.4, august 2012 60 applications information recommended external components figure 51 recommended external components diagram
production data wm8750l w pd, rev 4.4, august 2012 61 line input configuration when linput1/rinput1 or linput2/rinput2 are used as line inputs, the microphone boost and alc functions should normally be disabled. in order to avoid clipping, the user must ensur e that the input signal does not exceed avdd. this may require a potential divider circuit in some applications. it is also recommended to remove rf interference picked up on any cabl es using a simple first-or der rc filter, as high-frequency components in the input signal may otherwise caus e aliasing distortion in the audio band. ac signals with no dc bias should be fed to the wm 8750l through a dc blocking capacitor, e.g. 1 ? f. microphone input configuration figure 52 recommended circuit for line input for interfacing to a microphone, the alc function should be enabl ed and the microphone boost switched on. microphones held close to a speaker?s mouth would nor mally use the 13db gain setting, while tabletop or room microphones would need a 29db boost. the recommended application circuit is shown above. r1 and r2 form part of the biasing network (refer to microphone bias section). r1 connected to micbias is necessary only for electret type microphones that require a voltage bias. r2 shoul d always be present to prevent the microphone input from charging to a high voltage which may damage the microphone on connection. r1 and r2 should be large so as not to attenuate the si gnal from the microphone, which can have source impedance greater than 2kohm. c1 together with the source impedance of the microphone and the wm8750l input impedance forms an rf filter. c2 is a dc blocking capacitor to allow the microphone to be biased at a different dc voltage to the micin signal. r2 47kohm c1 220pf c2 1uf a gnd a gnd a gnd linput1/2/3 rinput1/2/3 from microphone r1 680 ohm to 2.2kohm check microphone's specification micbias
wm8750l production data w pd, rev 4.4, august 2012 62 minimising pop noise at the analogue outputs to minimise any pop or click noise when the syst em is powered up or down, the following procedures are recommended. power up ? switch on power supplies. by default the wm8750l is in standby mode, the dac is digitally muted and the audio interface, line outputs and headphone outputs are all off (dacmu = 1 power management registers 1 and 2 are all zeros). ? enable vmid and vref. ? enable dacs as required ? enable line and / or headphone output buffers as required. ? set dacmu = 0 to soft-un-mute the audio dacs. power down ? set dacmu = 1 to soft-mute the audio dacs. ? disable all output buffers. ? switch off the power supplies. power management examples operation mode power manageme nt (1) power management (2) vref ainl/r pgas adcs dacs output buffers pgl pgr adl adr mbi dal dar lo1 ro1 lo2 ro2 mo hpd stereo headphone playback 1 0 0 0 0 0 0 1 1 1 1 0 0 0 x stereo line-in record 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 stereo microphone record 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 mono microphone record 1 1 1 0 1 0 1 0 0 0 0 0 0 0 0 stereo line-in to headphone out 1 1 0 0 0 0 0 0 0 1 1 0 0 0 x phone call 1 1 1 0 0 0 1 0 0 1 1 0 0 1 x speaker phone call [rout2inv = 1] 1 1 1 0 0 0 1 0 0 0 0 1 1 1 0 record phone call [l channel = mic with boost, r channel = rx, enable mono mix] 1 1 1 1 1 1 1 0 0 1 1 0 0 1 x table 49 register settings for power management
production data wm8750l w pd, rev 4.4, august 2012 63 package dimensions dm101.a fl: 32 pin qfn plastic package 5 x 5 x 0.9 mm body, 0.50 mm lead pitch e2 b b 16 15 8 9 e c 0.08 c ccc a a1 c a3 seating plane 1 l index area (d/2 x e/2) top view d c aaa 2 x c aaa 2 x e 1 17 24 25 32 d2 bc bbb m a 5 4 notes: 1. dimension b applies to metallized terminal and is measured between 0.15 mm and 0.30 mm from terminal tip. 2. falls within jedec, mo-220, variation vhhd-5. 3. all dimensions are in millimetres. 4. the terminal #1 identifier and terminal number ing convention shall conform to jedec 95-1 spp-002. 5. coplanarity applies to the exposed heat sink slug as well as the terminals. 6. refer to application note wan_0118 for further info rmation regarding pcb footprints and qfn package soldering. 7. this drawing is subject to change without notice. detail 1 a3 g t h w b exposed lead half etch tie bar dimensions (mm) symbols min nom max note a a1 a3 0.80 0.90 1.00 0.05 0.02 0 0.203 ref b d d2 e e2 e l 0.30 0.18 5.00 bsc 3.60 3.45 3.30 0.50 bsc 0.30 0.40 0.50 1 2 2 5.00 bsc 3.60 3.45 3.30 0.10 aaa bbb ccc ref: 0.15 0.10 jedec, mo-220, variation vhhd-5. tolerances of form and position 0.25 h 0.1 0.20 g t 0.103 w 0.15 detail 1 detail 2 detail 2 exposed ground paddle 6 exposed ground paddle bottom view side view 0.30 45 m m
wm8750l production data w pd, rev 4.4, august 2012 64 important notice wolfson microelectronics plc (?wol fson?) products and services are sold subject to wolfson?s terms and conditions of sale, delivery and payment supplied at the time of order acknowledgement. wolfson warrants performance of its products to the specifications in effect at t he date of shipment. wolfson reserves the right to make changes to its products and s pecifications or to discontinue any product or service without notice. customers should therefore obtain the latest version of relevant information from wolfson to verify that the information is current. testing and other quality control techniques are utilised to the extent wolfson deems necessary to support its warranty. specific testing of all parameters of each device is not necessarily performed unless requi red by law or regulation. in order to minimise risks associated with customer app lications, the customer must use adequate design and operating safeguards to minimise inherent or proc edural hazards. wolfson is not liable fo r applications assistance or customer product design. the customer is solely responsible for its se lection and use of wolfson products . wolfson is not liable for such selection or use nor for use of any circuitry other than circuitry entirely embodied in a wolfson product. wolfson?s products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction can reasonably be expected to re sult in personal injury, death or severe property or environmental damage. any use of products by the customer for such purposes is at the customer?s own risk. wolfson does not grant any licence (express or implied) under any patent right, copyright, mask work right or other intellectual property right of wolfson covering or relating to any combination, machine, or pr ocess in which its products or services might be or are used. any prov ision or publication of any third party?s products or services does not constitute wolfson?s approval, licence, warranty or endorsement thereof. any third party trade marks contained in this document belong to the respective third party owner. reproduction of information from wolfson datasheets is per missible only if reproduction is without alteration and is accompanied by all associated copyright, proprietary and other not ices (including this notice) and conditions. wolfson is not liable for any unauthorised alteration of such in formation or for any reliance placed thereon. any representations made, warranties giv en, and/or liabilities accepted by any pers on which differ from those contained in this datasheet or in wolfson?s standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that person?s own risk. wolfson is not liable for any such representations, warranties or liabilities or for any reliance placed thereon by any person. address wolfson microelectronics plc westfield house 26 westfield road edinburgh eh11 2qb united kingdom tel :: +44 (0)131 272 7000 fax :: +44 (0)131 272 7001 email :: sales@wolfsonmicro.com
production data wm8750l w pd, rev 4.4, august 2012 65 revision history date release description of changes pages 18/11/11 4.4 aif master mode timing update (tdda). noted bclk edge should coincide with mclk falling edge for best adc performance. register name corrections for consistenc y with register map / wisce? - lizc, rizc, deemph, moutvol noted maximum recommended gain settings for alc operation in differential input mode. noted adcdat output is undefined logic state after power-up noted bclk invert is not supported for adc operation. noted dcvdd must be 1.5v for right-justified 16- bit or right-justified 20-bit digital audio interface modes. replaced undefined term ?dsp late? with ?dsp mode-b?. noted 1-sample delay in 88.2k, 88.235k and 96k adc modes. 14 14, 40 21, 22, 31, 35 26 40 44 44 46 47 14/05/12 4.4 order codes updated from wm8750lsefl and wm8750lsefl/r to WM8750CLSEFL and wm8750 c lsefl/r to reflect change to copper wire bonding. 4 14/05/12 4.4 package diagram changed to dm101.a 63


▲Up To Search▲   

 
Price & Availability of WM8750CLSEFL

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X